📄 emit.map.rpt
字号:
; Allow Synchronous Control Signals ; On ; On ;
; Force Use of Synchronous Clear Signals ; Off ; Off ;
; Auto Resource Sharing ; Off ; Off ;
; Allow Any RAM Size For Recognition ; Off ; Off ;
; Allow Any ROM Size For Recognition ; Off ; Off ;
; Allow Any Shift Register Size For Recognition ; Off ; Off ;
; Maximum Number of M4K Memory Blocks ; Unlimited ; Unlimited ;
; Ignore translate_off and translate_on Synthesis Directives ; Off ; Off ;
; Show Parameter Settings Tables in Synthesis Report ; On ; On ;
; Ignore Maximum Fan-Out Assignments ; Off ; Off ;
; Retiming Meta-Stability Register Sequence Length ; 2 ; 2 ;
; PowerPlay Power Optimization ; Normal compilation ; Normal compilation ;
; HDL message level ; Level2 ; Level2 ;
+--------------------------------------------------------------------+--------------------+--------------------+
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+----------------------------------+-----------------+-----------------+----------------------------------------------------------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ;
+----------------------------------+-----------------+-----------------+----------------------------------------------------------------------------------+
; emit.vhd ; yes ; User VHDL File ; D:/software/Altera.Quartus.II.v6.0-SHooTERS/win/pan/cpld/frequency/9-12/emit.vhd ;
+----------------------------------+-----------------+-----------------+----------------------------------------------------------------------------------+
+-----------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+---------------------------------------------+-------+
; Resource ; Usage ;
+---------------------------------------------+-------+
; Estimated Total logic elements ; 5 ;
; Total combinational functions ; 5 ;
; Logic element usage by number of LUT inputs ; ;
; -- 4 input functions ; 1 ;
; -- 3 input functions ; 0 ;
; -- <=2 input functions ; 4 ;
; -- Combinational cells for routing ; 0 ;
; Logic elements by mode ; ;
; -- normal mode ; 5 ;
; -- arithmetic mode ; 0 ;
; Total registers ; 3 ;
; I/O pins ; 5 ;
; Maximum fan-out node ; Q1 ;
; Maximum fan-out ; 3 ;
; Total fan-out ; 22 ;
; Average fan-out ; 1.69 ;
+---------------------------------------------+-------+
+---------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+----------------------------+-------------------+--------------+-------------+------+--------------+---------+-----------+------+--------------+---------------------+
; Compilation Hierarchy Node ; LC Combinationals ; LC Registers ; Memory Bits ; M4Ks ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name ;
+----------------------------+-------------------+--------------+-------------+------+--------------+---------+-----------+------+--------------+---------------------+
; |emit ; 5 (5) ; 3 (3) ; 0 ; 0 ; 0 ; 0 ; 0 ; 5 ; 0 ; |emit ;
+----------------------------+-------------------+--------------+-------------+------+--------------+---------+-----------+------+--------------+---------------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
+------------------------------------------------------+
; General Register Statistics ;
+----------------------------------------------+-------+
; Statistic ; Value ;
+----------------------------------------------+-------+
; Total registers ; 3 ;
; Number of registers using Synchronous Clear ; 0 ;
; Number of registers using Synchronous Load ; 0 ;
; Number of registers using Asynchronous Clear ; 2 ;
; Number of registers using Asynchronous Load ; 0 ;
; Number of registers using Clock Enable ; 0 ;
; Number of registers using Preset ; 0 ;
+----------------------------------------------+-------+
+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
Info: Processing started: Thu Nov 09 20:30:14 2006
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off emit -c emit
Info: Found 2 design units, including 1 entities, in source file emit.vhd
Info: Found design unit 1: emit-bhv
Info: Found entity 1: emit
Info: Elaborating entity "emit" for the top level hierarchy
Warning (10492): VHDL Process Statement warning at emit.vhd(44): signal "outa" is read inside the Process Statement but isn't in the Process Statement's sensivitity list
Warning (10492): VHDL Process Statement warning at emit.vhd(45): signal "outb" is read inside the Process Statement but isn't in the Process Statement's sensivitity list
Warning: Reduced register "counter_4[3]" with stuck data_in port to stuck value GND
Warning: Reduced register "counter_4[2]" with stuck data_in port to stuck value GND
Info: Implemented 10 device resources after synthesis - the final resource count might be different
Info: Implemented 3 input pins
Info: Implemented 2 output pins
Info: Implemented 5 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 4 warnings
Info: Processing ended: Thu Nov 09 20:30:16 2006
Info: Elapsed time: 00:00:03
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -