⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 fir_top.tan.rpt

📁 Altera FPGA CPLD设计高级篇电子书籍
💻 RPT
📖 第 1 页 / 共 5 页
字号:
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg5 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[1]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg6 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[1]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg7 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[1]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg0 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[2]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg1 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[2]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg2 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[2]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg3 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[2]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg4 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[2]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg5 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[2]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg6 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[2]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg7 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[2]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg0 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[3]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg1 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[3]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg2 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[3]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg3 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[3]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg4 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[3]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg5 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[3]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg6 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[3]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg7 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[3]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg0 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[4]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg1 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[4]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg2 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[4]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg3 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[4]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg4 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[4]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg5 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[4]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg6 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[4]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg7 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[4]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg0 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[5]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg1 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[5]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg2 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[5]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg3 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[5]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg4 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[5]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg5 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[5]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg6 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[5]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|ram_block1a0~portb_address_reg7 ; fir_top_st:fir_top_st_component|ram_lut:Ur1_n|ram_2pt_var:ram|altsyncram:altsyncram_component|altsyncram_rs41:auto_generated|q_b[5]                          ; clock      ; clock    ; None                        ; None                      ; None                    ;
; N/A                                     ; 255.62 MHz ( period = 3.912 ns )                           ; fir_top_s

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -