📄 mlt.map.qmsg
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Analysis & Synthesis Quartus II " "Info: Running Quartus II Analysis & Synthesis" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.0 Build 148 04/26/2005 SJ Full Version " "Info: Version 5.0 Build 148 04/26/2005 SJ Full Version" { } { } 0} { "Info" "IQEXE_START_BANNER_TIME" "Sat Apr 15 10:37:02 2006 " "Info: Processing started: Sat Apr 15 10:37:02 2006" { } { } 0} } { } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off mlt -c mlt " "Info: Command: quartus_map --read_settings_files=on --write_settings_files=off mlt -c mlt" { } { } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "mlt.vhd 2 1 " "Info: Found 2 design units, including 1 entities, in source file mlt.vhd" { { "Info" "ISGN_DESIGN_UNIT_NAME" "1 mlt-arch " "Info: Found design unit 1: mlt-arch" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 14 -1 0 } } } 0} { "Info" "ISGN_ENTITY_NAME" "1 mlt " "Info: Found entity 1: mlt" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 6 -1 0 } } } 0} } { } 0}
{ "Info" "ISGN_START_ELABORATION_TOP" "mlt " "Info: Elaborating entity \"mlt\" for the top level hierarchy" { } { } 0}
{ "Info" "IVRFX_VHDL_CASE_STATEMENT_OTHERS_CLAUSE_NEVER_SELECTED" "mlt.vhd(58) " "Info: VHDL Case Statement information at mlt.vhd(58): OTHERS choice is never selected" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 58 0 0 } } } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "c:/altera/quartus50/libraries/megafunctions/lpm_mult.tdf 1 1 " "Info: Found 1 design units, including 1 entities, in source file c:/altera/quartus50/libraries/megafunctions/lpm_mult.tdf" { { "Info" "ISGN_ENTITY_NAME" "1 lpm_mult " "Info: Found entity 1: lpm_mult" { } { { "lpm_mult.tdf" "" { Text "c:/altera/quartus50/libraries/megafunctions/lpm_mult.tdf" 274 1 0 } } } 0} } { } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "c:/altera/quartus50/libraries/megafunctions/multcore.tdf 1 1 " "Info: Found 1 design units, including 1 entities, in source file c:/altera/quartus50/libraries/megafunctions/multcore.tdf" { { "Info" "ISGN_ENTITY_NAME" "1 multcore " "Info: Found entity 1: multcore" { } { { "multcore.tdf" "" { Text "c:/altera/quartus50/libraries/megafunctions/multcore.tdf" 175 1 0 } } } 0} } { } 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "c:/altera/quartus50/libraries/megafunctions/altshift.tdf 1 1 " "Info: Found 1 design units, including 1 entities, in source file c:/altera/quartus50/libraries/megafunctions/altshift.tdf" { { "Info" "ISGN_ENTITY_NAME" "1 altshift " "Info: Found entity 1: altshift" { } { { "altshift.tdf" "" { Text "c:/altera/quartus50/libraries/megafunctions/altshift.tdf" 28 1 0 } } } 0} } { } 0}
{ "Warning" "WOPT_MLS_STUCK_PIN_HDR" "" "Warning: Output pins are stuck at VCC or GND" { { "Warning" "WOPT_MLS_STUCK_PIN" "c\[0\] VCC " "Warning: Pin \"c\[0\]\" stuck at VCC" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 10 -1 0 } } } 0} { "Warning" "WOPT_MLS_STUCK_PIN" "en\[0\] GND " "Warning: Pin \"en\[0\]\" stuck at GND" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 11 -1 0 } } } 0} { "Warning" "WOPT_MLS_STUCK_PIN" "en\[1\] GND " "Warning: Pin \"en\[1\]\" stuck at GND" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 11 -1 0 } } } 0} { "Warning" "WOPT_MLS_STUCK_PIN" "en\[2\] GND " "Warning: Pin \"en\[2\]\" stuck at GND" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 11 -1 0 } } } 0} { "Warning" "WOPT_MLS_STUCK_PIN" "en\[3\] GND " "Warning: Pin \"en\[3\]\" stuck at GND" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 11 -1 0 } } } 0} { "Warning" "WOPT_MLS_STUCK_PIN" "en\[4\] GND " "Warning: Pin \"en\[4\]\" stuck at GND" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 11 -1 0 } } } 0} { "Warning" "WOPT_MLS_STUCK_PIN" "en\[5\] GND " "Warning: Pin \"en\[5\]\" stuck at GND" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 11 -1 0 } } } 0} { "Warning" "WOPT_MLS_STUCK_PIN" "en\[6\] GND " "Warning: Pin \"en\[6\]\" stuck at GND" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 11 -1 0 } } } 0} { "Warning" "WOPT_MLS_STUCK_PIN" "en\[7\] GND " "Warning: Pin \"en\[7\]\" stuck at GND" { } { { "mlt.vhd" "" { Text "E:/Mars-7128-S Altera CPLD开发板/示例程序/VHDL/基础实验/乘法器/mlt.vhd" 11 -1 0 } } } 0} } { } 0}
{ "Info" "ISCL_SCL_TM_SUMMARY" "36 " "Info: Implemented 36 device resources after synthesis - the final resource count might be different" { { "Info" "ISCL_SCL_TM_IPINS" "4 " "Info: Implemented 4 input pins" { } { } 0} { "Info" "ISCL_SCL_TM_OPINS" "16 " "Info: Implemented 16 output pins" { } { } 0} { "Info" "ISCL_SCL_TM_MCELLS" "16 " "Info: Implemented 16 macrocells" { } { } 0} } { } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 10 s Quartus II " "Info: Quartus II Analysis & Synthesis was successful. 0 errors, 10 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Sat Apr 15 10:37:05 2006 " "Info: Processing ended: Sat Apr 15 10:37:05 2006" { } { } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:04 " "Info: Elapsed time: 00:00:04" { } { } 0} } { } 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -