📄 pic16f785.h
字号:
//// Register Declarations for Microchip 16F785 Processor////// This header file was automatically generated by://// inc2h.pl V1.6//// Copyright (c) 2002, Kevin L. Pauba, All Rights Reserved//// SDCC is licensed under the GNU Public license (GPL) v2. Note that// this license covers the code to the compiler and other executables,// but explicitly does not cover any code or objects generated by sdcc.// We have not yet decided on a license for the run time libraries, but// it will not put any requirements on code linked against it. See:// // http://www.gnu.org/copyleft/gpl/html//// See http://sdcc.sourceforge.net/ for the latest information on sdcc.//// #ifndef P16F785_H#define P16F785_H//// Register addresses.//#define INDF_ADDR 0x0000#define TMR0_ADDR 0x0001#define PCL_ADDR 0x0002#define STATUS_ADDR 0x0003#define FSR_ADDR 0x0004#define PORTA_ADDR 0x0005#define PORTB_ADDR 0x0006#define PORTC_ADDR 0x0007#define PCLATH_ADDR 0x000A#define INTCON_ADDR 0x000B#define PIR1_ADDR 0x000C#define TMR1L_ADDR 0x000E#define TMR1H_ADDR 0x000F#define T1CON_ADDR 0x0010#define TMR2_ADDR 0x0011#define T2CON_ADDR 0x0012#define CCPR1L_ADDR 0x0013#define CCPR1H_ADDR 0x0014#define CCP1CON_ADDR 0x0015#define WDTCON_ADDR 0x0018#define ADRESH_ADDR 0x001E#define ADCON0_ADDR 0x001F#define OPTION_REG_ADDR 0x0081#define TRISA_ADDR 0x0085#define TRISB_ADDR 0x0086#define TRISC_ADDR 0x0087#define PIE1_ADDR 0x008C#define PCON_ADDR 0x008E#define OSCCON_ADDR 0x008F#define OSCTUNE_ADDR 0x0090#define ANSEL_ADDR 0x0091#define ANSEL0_ADDR 0x0091#define PR2_ADDR 0x0092#define ANSEL1_ADDR 0x0093#define WPU_ADDR 0x0095#define WPUA_ADDR 0x0095#define IOC_ADDR 0x0096#define IOCA_ADDR 0x0096#define REFCON_ADDR 0x0098#define VRCON_ADDR 0x0099#define EEDAT_ADDR 0x009A#define EEDATA_ADDR 0x009A#define EEADR_ADDR 0x009B#define EECON1_ADDR 0x009C#define EECON2_ADDR 0x009D#define ADRESL_ADDR 0x009E#define ADCON1_ADDR 0x009F#define PWMCON1_ADDR 0x0110#define PWMCON0_ADDR 0x0111#define PWMCLK_ADDR 0x0112#define PWMPH1_ADDR 0x0113#define PWMPH2_ADDR 0x0114#define CM1CON0_ADDR 0x0119#define CM2CON0_ADDR 0x011A#define CM2CON1_ADDR 0x011B#define OPA1CON_ADDR 0x011C#define OPA2CON_ADDR 0x011D//// Memory organization.//#pragma memmap INDF_ADDR INDF_ADDR SFR 0x000 // INDF#pragma memmap TMR0_ADDR TMR0_ADDR SFR 0x000 // TMR0#pragma memmap PCL_ADDR PCL_ADDR SFR 0x000 // PCL#pragma memmap STATUS_ADDR STATUS_ADDR SFR 0x000 // STATUS#pragma memmap FSR_ADDR FSR_ADDR SFR 0x000 // FSR#pragma memmap PORTA_ADDR PORTA_ADDR SFR 0x000 // PORTA#pragma memmap PORTB_ADDR PORTB_ADDR SFR 0x000 // PORTB#pragma memmap PORTC_ADDR PORTC_ADDR SFR 0x000 // PORTC#pragma memmap PCLATH_ADDR PCLATH_ADDR SFR 0x000 // PCLATH#pragma memmap INTCON_ADDR INTCON_ADDR SFR 0x000 // INTCON#pragma memmap PIR1_ADDR PIR1_ADDR SFR 0x000 // PIR1#pragma memmap TMR1L_ADDR TMR1L_ADDR SFR 0x000 // TMR1L#pragma memmap TMR1H_ADDR TMR1H_ADDR SFR 0x000 // TMR1H#pragma memmap T1CON_ADDR T1CON_ADDR SFR 0x000 // T1CON#pragma memmap TMR2_ADDR TMR2_ADDR SFR 0x000 // TMR2#pragma memmap T2CON_ADDR T2CON_ADDR SFR 0x000 // T2CON#pragma memmap CCPR1L_ADDR CCPR1L_ADDR SFR 0x000 // CCPR1L#pragma memmap CCPR1H_ADDR CCPR1H_ADDR SFR 0x000 // CCPR1H#pragma memmap CCP1CON_ADDR CCP1CON_ADDR SFR 0x000 // CCP1CON#pragma memmap WDTCON_ADDR WDTCON_ADDR SFR 0x000 // WDTCON#pragma memmap ADRESH_ADDR ADRESH_ADDR SFR 0x000 // ADRESH#pragma memmap ADCON0_ADDR ADCON0_ADDR SFR 0x000 // ADCON0#pragma memmap OPTION_REG_ADDR OPTION_REG_ADDR SFR 0x000 // OPTION_REG#pragma memmap TRISA_ADDR TRISA_ADDR SFR 0x000 // TRISA#pragma memmap TRISB_ADDR TRISB_ADDR SFR 0x000 // TRISB#pragma memmap TRISC_ADDR TRISC_ADDR SFR 0x000 // TRISC#pragma memmap PIE1_ADDR PIE1_ADDR SFR 0x000 // PIE1#pragma memmap PCON_ADDR PCON_ADDR SFR 0x000 // PCON#pragma memmap OSCCON_ADDR OSCCON_ADDR SFR 0x000 // OSCCON#pragma memmap OSCTUNE_ADDR OSCTUNE_ADDR SFR 0x000 // OSCTUNE#pragma memmap ANSEL_ADDR ANSEL_ADDR SFR 0x000 // ANSEL#pragma memmap ANSEL0_ADDR ANSEL0_ADDR SFR 0x000 // ANSEL0#pragma memmap PR2_ADDR PR2_ADDR SFR 0x000 // PR2#pragma memmap ANSEL1_ADDR ANSEL1_ADDR SFR 0x000 // ANSEL1#pragma memmap WPU_ADDR WPU_ADDR SFR 0x000 // WPU#pragma memmap WPUA_ADDR WPUA_ADDR SFR 0x000 // WPUA#pragma memmap IOC_ADDR IOC_ADDR SFR 0x000 // IOC#pragma memmap IOCA_ADDR IOCA_ADDR SFR 0x000 // IOCA#pragma memmap REFCON_ADDR REFCON_ADDR SFR 0x000 // REFCON#pragma memmap VRCON_ADDR VRCON_ADDR SFR 0x000 // VRCON#pragma memmap EEDAT_ADDR EEDAT_ADDR SFR 0x000 // EEDAT#pragma memmap EEDATA_ADDR EEDATA_ADDR SFR 0x000 // EEDATA#pragma memmap EEADR_ADDR EEADR_ADDR SFR 0x000 // EEADR#pragma memmap EECON1_ADDR EECON1_ADDR SFR 0x000 // EECON1#pragma memmap EECON2_ADDR EECON2_ADDR SFR 0x000 // EECON2#pragma memmap ADRESL_ADDR ADRESL_ADDR SFR 0x000 // ADRESL#pragma memmap ADCON1_ADDR ADCON1_ADDR SFR 0x000 // ADCON1#pragma memmap PWMCON1_ADDR PWMCON1_ADDR SFR 0x000 // PWMCON1#pragma memmap PWMCON0_ADDR PWMCON0_ADDR SFR 0x000 // PWMCON0#pragma memmap PWMCLK_ADDR PWMCLK_ADDR SFR 0x000 // PWMCLK#pragma memmap PWMPH1_ADDR PWMPH1_ADDR SFR 0x000 // PWMPH1#pragma memmap PWMPH2_ADDR PWMPH2_ADDR SFR 0x000 // PWMPH2#pragma memmap CM1CON0_ADDR CM1CON0_ADDR SFR 0x000 // CM1CON0#pragma memmap CM2CON0_ADDR CM2CON0_ADDR SFR 0x000 // CM2CON0#pragma memmap CM2CON1_ADDR CM2CON1_ADDR SFR 0x000 // CM2CON1#pragma memmap OPA1CON_ADDR OPA1CON_ADDR SFR 0x000 // OPA1CON#pragma memmap OPA2CON_ADDR OPA2CON_ADDR SFR 0x000 // OPA2CON// LIST// P16F785.INC Standard Header File, Version 1.10 Microchip Technology, Inc.// NOLIST// This header file defines configurations, registers, and other useful bits of// information for the PIC16F785 microcontroller. These names are taken to match // the data sheets as closely as possible. // Note that the processor must be selected before this file is // included. The processor may be selected the following ways:// 1. Command line switch:// C:\ MPASM MYFILE.ASM /PIC16F785// 2. LIST directive in the source file// LIST P=PIC16F785// 3. Processor Type entry in the MPASM full-screen interface//==========================================================================//// Revision History////==========================================================================//1.00 03/26/04 Original//1.10 07/12/04 Updated for changes to REFCON and VRCON//1.20 08/26/04 Updated for changes from BOD to BOR//1.30 09/23/04 Corrected addresses for OPA1CON and OPA2CON//1.40 10/25/04 Added WPUA3 bit to WPUA register// Deleted OVRLP bit from PWMCON1 register//==========================================================================//// Verify Processor////==========================================================================// IFNDEF __16F785// MESSG "Processor-header file mismatch. Verify selected processor."// ENDIF//==========================================================================//// Register Definitions////==========================================================================#define W 0x0000#define F 0x0001//----- Register Files------------------------------------------------------extern __data __at (INDF_ADDR) volatile char INDF;extern __sfr __at (TMR0_ADDR) TMR0;extern __data __at (PCL_ADDR) volatile char PCL;extern __sfr __at (STATUS_ADDR) STATUS;extern __sfr __at (FSR_ADDR) FSR;extern __sfr __at (PORTA_ADDR) PORTA;extern __sfr __at (PORTB_ADDR) PORTB;extern __sfr __at (PORTC_ADDR) PORTC;extern __sfr __at (PCLATH_ADDR) PCLATH;extern __sfr __at (INTCON_ADDR) INTCON;extern __sfr __at (PIR1_ADDR) PIR1;extern __sfr __at (TMR1L_ADDR) TMR1L; extern __sfr __at (TMR1H_ADDR) TMR1H; extern __sfr __at (T1CON_ADDR) T1CON; extern __sfr __at (TMR2_ADDR) TMR2;extern __sfr __at (T2CON_ADDR) T2CON;extern __sfr __at (CCPR1L_ADDR) CCPR1L;extern __sfr __at (CCPR1H_ADDR) CCPR1H;extern __sfr __at (CCP1CON_ADDR) CCP1CON;extern __sfr __at (WDTCON_ADDR) WDTCON;extern __sfr __at (ADRESH_ADDR) ADRESH; extern __sfr __at (ADCON0_ADDR) ADCON0; extern __sfr __at (OPTION_REG_ADDR) OPTION_REG;extern __sfr __at (TRISA_ADDR) TRISA;extern __sfr __at (TRISB_ADDR) TRISB;extern __sfr __at (TRISC_ADDR) TRISC;extern __sfr __at (PIE1_ADDR) PIE1;extern __sfr __at (PCON_ADDR) PCON;extern __sfr __at (OSCCON_ADDR) OSCCON;extern __sfr __at (OSCTUNE_ADDR) OSCTUNE;extern __sfr __at (ANSEL_ADDR) ANSEL;extern __sfr __at (ANSEL0_ADDR) ANSEL0;extern __sfr __at (PR2_ADDR) PR2;extern __sfr __at (ANSEL1_ADDR) ANSEL1;extern __sfr __at (WPU_ADDR) WPU;extern __sfr __at (WPUA_ADDR) WPUA;extern __sfr __at (IOC_ADDR) IOC;extern __sfr __at (IOCA_ADDR) IOCA;extern __sfr __at (REFCON_ADDR) REFCON;extern __sfr __at (VRCON_ADDR) VRCON;extern __sfr __at (EEDAT_ADDR) EEDAT; extern __sfr __at (EEDATA_ADDR) EEDATA; extern __sfr __at (EEADR_ADDR) EEADR; extern __sfr __at (EECON1_ADDR) EECON1;extern __sfr __at (EECON2_ADDR) EECON2;extern __sfr __at (ADRESL_ADDR) ADRESL; extern __sfr __at (ADCON1_ADDR) ADCON1;extern __sfr __at (PWMCON1_ADDR) PWMCON1;extern __sfr __at (PWMCON0_ADDR) PWMCON0;extern __sfr __at (PWMCLK_ADDR) PWMCLK;extern __sfr __at (PWMPH1_ADDR) PWMPH1;extern __sfr __at (PWMPH2_ADDR) PWMPH2;extern __sfr __at (CM1CON0_ADDR) CM1CON0;extern __sfr __at (CM2CON0_ADDR) CM2CON0;extern __sfr __at (CM2CON1_ADDR) CM2CON1;extern __sfr __at (OPA1CON_ADDR) OPA1CON;extern __sfr __at (OPA2CON_ADDR) OPA2CON;//----- STATUS Bits --------------------------------------------------------//----- INTCON Bits --------------------------------------------------------//----- PIR1 Bits ----------------------------------------------------------//----- T1CON Bits ---------------------------------------------------------//----- T2CON Bits ---------------------------------------------------------//----- CCP1CON Bits -------------------------------------------------------//----- WDTCON Bits --------------------------------------------------------//----- ADCON0 Bits --------------------------------------------------------//----- OPTION Bits --------------------------------------------------------//----- PIE1 Bits ----------------------------------------------------------//----- PCON Bits ----------------------------------------------------------//----- OSCCON Bits --------------------------------------------------------//----- OSCTUNE Bits -------------------------------------------------------//----- ANSEL or ANSEL0 ----------------------------------------------------//----- ANSEL1 -------------------------------------------------------------//----- WPUA --------------------------------------------------------------//----- IOC --------------------------------------------------------------//----- IOCA --------------------------------------------------------------//----- REFCON -------------------------------------------------------------//----- VRCON Bits ---------------------------------------------------------//----- EECON1 -------------------------------------------------------------//----- ADCON1 -------------------------------------------------------------//----- PWMCON1 -------------------------------------------------------------//----- PWMCON0 -------------------------------------------------------------//----- PWMCLK -------------------------------------------------------------//----- PWMPH1 & PWMPH2 ----------------------------------------------------
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -