⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 pic16f87.h

📁 sdcc是为51等小型嵌入式cpu设计的c语言编译器支持数种不同类型的cpu
💻 H
📖 第 1 页 / 共 3 页
字号:
//// Register Declarations for Microchip 16F87 Processor////// This header file was automatically generated by:////	inc2h.pl V1.6////	Copyright (c) 2002, Kevin L. Pauba, All Rights Reserved////	SDCC is licensed under the GNU Public license (GPL) v2.  Note that//	this license covers the code to the compiler and other executables,//	but explicitly does not cover any code or objects generated by sdcc.//	We have not yet decided on a license for the run time libraries, but//	it will not put any requirements on code linked against it. See:// //	http://www.gnu.org/copyleft/gpl/html////	See http://sdcc.sourceforge.net/ for the latest information on sdcc.//// #ifndef P16F87_H#define P16F87_H//// Register addresses.//#define INDF_ADDR	0x0000#define TMR0_ADDR	0x0001#define PCL_ADDR	0x0002#define STATUS_ADDR	0x0003#define FSR_ADDR	0x0004#define PORTA_ADDR	0x0005#define PORTB_ADDR	0x0006#define PCLATH_ADDR	0x000A#define INTCON_ADDR	0x000B#define PIR1_ADDR	0x000C#define PIR2_ADDR	0x000D#define TMR1L_ADDR	0x000E#define TMR1H_ADDR	0x000F#define T1CON_ADDR	0x0010#define TMR2_ADDR	0x0011#define T2CON_ADDR	0x0012#define SSPBUF_ADDR	0x0013#define SSPCON_ADDR	0x0014#define CCPR1L_ADDR	0x0015#define CCPR1H_ADDR	0x0016#define CCP1CON_ADDR	0x0017#define RCSTA_ADDR	0x0018#define TXREG_ADDR	0x0019#define RCREG_ADDR	0x001A#define OPTION_REG_ADDR	0x0081#define TRISA_ADDR	0x0085#define TRISB_ADDR	0x0086#define PIE1_ADDR	0x008C#define PIE2_ADDR	0x008D#define PCON_ADDR	0x008E#define OSCCON_ADDR	0x008F#define OSCTUNE_ADDR	0x0090#define PR2_ADDR	0x0092#define SSPADD_ADDR	0x0093#define SSPSTAT_ADDR	0x0094#define TXSTA_ADDR	0x0098#define SPBRG_ADDR	0x0099#define CMCON_ADDR	0x009C#define CVRCON_ADDR	0x009D#define WDTCON_ADDR	0x0105#define EEDATA_ADDR	0x010C#define EEADR_ADDR	0x010D#define EEDATH_ADDR	0x010E#define EEADRH_ADDR	0x010F#define EECON1_ADDR	0x018C#define EECON2_ADDR	0x018D//// Memory organization.//#pragma memmap INDF_ADDR INDF_ADDR SFR 0x000	// INDF#pragma memmap TMR0_ADDR TMR0_ADDR SFR 0x000	// TMR0#pragma memmap PCL_ADDR PCL_ADDR SFR 0x000	// PCL#pragma memmap STATUS_ADDR STATUS_ADDR SFR 0x000	// STATUS#pragma memmap FSR_ADDR FSR_ADDR SFR 0x000	// FSR#pragma memmap PORTA_ADDR PORTA_ADDR SFR 0x000	// PORTA#pragma memmap PORTB_ADDR PORTB_ADDR SFR 0x000	// PORTB#pragma memmap PCLATH_ADDR PCLATH_ADDR SFR 0x000	// PCLATH#pragma memmap INTCON_ADDR INTCON_ADDR SFR 0x000	// INTCON#pragma memmap PIR1_ADDR PIR1_ADDR SFR 0x000	// PIR1#pragma memmap PIR2_ADDR PIR2_ADDR SFR 0x000	// PIR2#pragma memmap TMR1L_ADDR TMR1L_ADDR SFR 0x000	// TMR1L#pragma memmap TMR1H_ADDR TMR1H_ADDR SFR 0x000	// TMR1H#pragma memmap T1CON_ADDR T1CON_ADDR SFR 0x000	// T1CON#pragma memmap TMR2_ADDR TMR2_ADDR SFR 0x000	// TMR2#pragma memmap T2CON_ADDR T2CON_ADDR SFR 0x000	// T2CON#pragma memmap SSPBUF_ADDR SSPBUF_ADDR SFR 0x000	// SSPBUF#pragma memmap SSPCON_ADDR SSPCON_ADDR SFR 0x000	// SSPCON#pragma memmap CCPR1L_ADDR CCPR1L_ADDR SFR 0x000	// CCPR1L#pragma memmap CCPR1H_ADDR CCPR1H_ADDR SFR 0x000	// CCPR1H#pragma memmap CCP1CON_ADDR CCP1CON_ADDR SFR 0x000	// CCP1CON#pragma memmap RCSTA_ADDR RCSTA_ADDR SFR 0x000	// RCSTA#pragma memmap TXREG_ADDR TXREG_ADDR SFR 0x000	// TXREG#pragma memmap RCREG_ADDR RCREG_ADDR SFR 0x000	// RCREG#pragma memmap OPTION_REG_ADDR OPTION_REG_ADDR SFR 0x000	// OPTION_REG#pragma memmap TRISA_ADDR TRISA_ADDR SFR 0x000	// TRISA#pragma memmap TRISB_ADDR TRISB_ADDR SFR 0x000	// TRISB#pragma memmap PIE1_ADDR PIE1_ADDR SFR 0x000	// PIE1#pragma memmap PIE2_ADDR PIE2_ADDR SFR 0x000	// PIE2#pragma memmap PCON_ADDR PCON_ADDR SFR 0x000	// PCON#pragma memmap OSCCON_ADDR OSCCON_ADDR SFR 0x000	// OSCCON#pragma memmap OSCTUNE_ADDR OSCTUNE_ADDR SFR 0x000	// OSCTUNE#pragma memmap PR2_ADDR PR2_ADDR SFR 0x000	// PR2#pragma memmap SSPADD_ADDR SSPADD_ADDR SFR 0x000	// SSPADD#pragma memmap SSPSTAT_ADDR SSPSTAT_ADDR SFR 0x000	// SSPSTAT#pragma memmap TXSTA_ADDR TXSTA_ADDR SFR 0x000	// TXSTA#pragma memmap SPBRG_ADDR SPBRG_ADDR SFR 0x000	// SPBRG#pragma memmap CMCON_ADDR CMCON_ADDR SFR 0x000	// CMCON#pragma memmap CVRCON_ADDR CVRCON_ADDR SFR 0x000	// CVRCON#pragma memmap WDTCON_ADDR WDTCON_ADDR SFR 0x000	// WDTCON#pragma memmap EEDATA_ADDR EEDATA_ADDR SFR 0x000	// EEDATA#pragma memmap EEADR_ADDR EEADR_ADDR SFR 0x000	// EEADR#pragma memmap EEDATH_ADDR EEDATH_ADDR SFR 0x000	// EEDATH#pragma memmap EEADRH_ADDR EEADRH_ADDR SFR 0x000	// EEADRH#pragma memmap EECON1_ADDR EECON1_ADDR SFR 0x000	// EECON1#pragma memmap EECON2_ADDR EECON2_ADDR SFR 0x000	// EECON2//         LIST// P16F87.INC  Standard Header File, Version 1.00    Microchip Technology, Inc.//         NOLIST// This header file defines configurations, registers, and other useful bits of// information for the PIC16F87 microcontroller.  These names are taken to match // the data sheets as closely as possible.  // Note that the processor must be selected before this file is // included.  The processor may be selected the following ways://       1. Command line switch://               C:\ MPASM MYFILE.ASM /PIC16F87//       2. LIST directive in the source file//               LIST   P=PIC16F87//       3. Processor Type entry in the MPASM full-screen interface//==========================================================================////       Revision History////==========================================================================//Rev:   Date:    Reason://1.00   07/29/02 Initial Release//1.01	09/18/02 Changed name of bit-2 in the OSCCON register to IOFS//1.02	01/10/03 Added bit names for TXSTA & RCSTA registers.//1.03	01/24/03 Changed Config bit CCP1_RB2 to CCP1_RB0//1.04	12/02/03 Modified the WRT1:WRT0 bit definition in Config Word 1.//1.05	02/08/04 Changed bit in _CONFIG1 example from CCP1_RB2 to CCP1_RB0.//==========================================================================////       Verify Processor////==========================================================================//        IFNDEF __16F87//            MESSG "Processor-header file mismatch.  Verify selected processor."//         ENDIF//==========================================================================////       Register Definitions////==========================================================================#define W                    0x0000#define F                    0x0001//----- Register Files------------------------------------------------------extern __data __at (INDF_ADDR) volatile char      INDF;extern __sfr  __at (TMR0_ADDR)                    TMR0;extern __data __at (PCL_ADDR) volatile char       PCL;extern __sfr  __at (STATUS_ADDR)                  STATUS;extern __sfr  __at (FSR_ADDR)                     FSR;extern __sfr  __at (PORTA_ADDR)                   PORTA;extern __sfr  __at (PORTB_ADDR)                   PORTB;extern __sfr  __at (PCLATH_ADDR)                  PCLATH;extern __sfr  __at (INTCON_ADDR)                  INTCON;extern __sfr  __at (PIR1_ADDR)                    PIR1;extern __sfr  __at (PIR2_ADDR)                    PIR2;extern __sfr  __at (TMR1L_ADDR)                   TMR1L;extern __sfr  __at (TMR1H_ADDR)                   TMR1H;extern __sfr  __at (T1CON_ADDR)                   T1CON;extern __sfr  __at (TMR2_ADDR)                    TMR2;extern __sfr  __at (T2CON_ADDR)                   T2CON;extern __sfr  __at (SSPBUF_ADDR)                  SSPBUF;extern __sfr  __at (SSPCON_ADDR)                  SSPCON;extern __sfr  __at (CCPR1L_ADDR)                  CCPR1L;extern __sfr  __at (CCPR1H_ADDR)                  CCPR1H;extern __sfr  __at (CCP1CON_ADDR)                 CCP1CON;extern __sfr  __at (RCSTA_ADDR)                   RCSTA;extern __sfr  __at (TXREG_ADDR)                   TXREG;extern __sfr  __at (RCREG_ADDR)                   RCREG;extern __sfr  __at (OPTION_REG_ADDR)              OPTION_REG;extern __sfr  __at (TRISA_ADDR)                   TRISA;extern __sfr  __at (TRISB_ADDR)                   TRISB;extern __sfr  __at (PIE1_ADDR)                    PIE1;extern __sfr  __at (PIE2_ADDR)                    PIE2;extern __sfr  __at (PCON_ADDR)                    PCON;extern __sfr  __at (OSCCON_ADDR)                  OSCCON;extern __sfr  __at (OSCTUNE_ADDR)                 OSCTUNE;extern __sfr  __at (PR2_ADDR)                     PR2;extern __sfr  __at (SSPADD_ADDR)                  SSPADD;extern __sfr  __at (SSPSTAT_ADDR)                 SSPSTAT;extern __sfr  __at (TXSTA_ADDR)                   TXSTA;extern __sfr  __at (SPBRG_ADDR)                   SPBRG;extern __sfr  __at (CMCON_ADDR)                   CMCON;extern __sfr  __at (CVRCON_ADDR)                  CVRCON;extern __sfr  __at (WDTCON_ADDR)                  WDTCON;extern __sfr  __at (EEDATA_ADDR)                  EEDATA;extern __sfr  __at (EEADR_ADDR)                   EEADR;extern __sfr  __at (EEDATH_ADDR)                  EEDATH;extern __sfr  __at (EEADRH_ADDR)                  EEADRH;extern __sfr  __at (EECON1_ADDR)                  EECON1;extern __sfr  __at (EECON2_ADDR)                  EECON2;//----- STATUS Bits --------------------------------------------------------//----- INTCON Bits --------------------------------------------------------//----- PIR1 Bits ----------------------------------------------------------//----- PIR2 Bits ----------------------------------------------------------//----- T1CON Bits ---------------------------------------------------------//----- T2CON Bits ---------------------------------------------------------//----- SSPCON Bits --------------------------------------------------------//----- CCP1CON Bits -------------------------------------------------------//----- RCSTA Bits ---------------------------------------------------------//----- OPTION Bits -----------------------------------------------------//----- PIE1 Bits ----------------------------------------------------------//----- PIE2 Bits ----------------------------------------------------------//----- PCON Bits ----------------------------------------------------------//----- OSCCON Bits -------------------------------------------------------//----- OSCTUNE Bits -------------------------------------------------------//----- SSPSTAT Bits -------------------------------------------------------//----- TXSTA Bits ---------------------------------------------------------//----- WDTCON Bits --------------------------------------------------------//----- CMCON Bits ---------------------------------------------------------//----- CVRCON Bits --------------------------------------------------------//----- EECON1 Bits --------------------------------------------------------//==========================================================================////       RAM Definition////==========================================================================//         __MAXRAM H'1FF'//         __BADRAM H'07'-H'09', H'1B'-H'1F'// 		__BADRAM H'87'-H'89', H'91', H'95'-H'97', H'9A', H'9E'-H'9F'//         __BADRAM H'107'-H'109'//         __BADRAM H'185', H'187'-H'189', H'18E'-H'18F'//==========================================================================////       Configuration Bits////==========================================================================#define _CONFIG1             0x2007#define _CONFIG2             0x2008//Configuration Byte 1 Options#define _CP_ALL              0x1FFF#define _CP_OFF              0x3FFF#define _CCP1_RB0            0x3FFF#define _CCP1_RB3            0x2FFF#define _DEBUG_OFF           0x3FFF#define _DEBUG_ON            0x37FF#define _WRT_PROTECT_OFF     0x3FFF	//No program memory write protection#define _WRT_PROTECT_256     0x3DFF	//First 256 program memory protected#define _WRT_PROTECT_2048    0x3BFF	//First 2048 program memory protected#define _WRT_PROTECT_ALL     0x39FF	//All of program memory protected#define _CPD_ON              0x3EFF#define _CPD_OFF             0x3FFF#define _LVP_ON              0x3FFF#define _LVP_OFF             0x3F7F#define _BODEN_ON            0x3FFF#define _BODEN_OFF           0x3FBF#define _MCLR_ON             0x3FFF#define _MCLR_OFF            0x3FDF#define _PWRTE_OFF           0x3FFF#define _PWRTE_ON            0x3FF7#define _WDT_ON              0x3FFF#define _WDT_OFF             0x3FFB#define _EXTRC_CLKOUT        0x3FFF#define _EXTRC_IO            0x3FFE#define _INTRC_CLKOUT        0x3FFD#define _INTRC_IO            0x3FFC#define _EXTCLK              0x3FEF#define _HS_OSC              0x3FEE#define _XT_OSC              0x3FED#define _LP_OSC              0x3FEC//Configuration Byte 2 Options

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -