⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 fpga_led_test.asm.rpt

📁 FPGA开发板上自带的LED测试例程
💻 RPT
字号:
Assembler report for FPGA_led_test
Sat Apr 22 12:55:21 2006
Version 5.1 Build 176 10/26/2005 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Assembler Summary
  3. Assembler Settings
  4. Assembler Generated Files
  5. Assembler Device Options: F:/qxc/ep2c8/ep2c5/FPGA_led_test_2c5/FPGA_led_test.sof
  6. Assembler Device Options: F:/qxc/ep2c8/ep2c5/FPGA_led_test_2c5/FPGA_led_test.pof
  7. Assembler Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+---------------------------------------------------------------+
; Assembler Summary                                             ;
+-----------------------+---------------------------------------+
; Assembler Status      ; Successful - Sat Apr 22 12:55:21 2006 ;
; Revision Name         ; FPGA_led_test                         ;
; Top-level Entity Name ; FPGA_led_test                         ;
; Family                ; Cyclone II                            ;
; Device                ; EP2C5Q208C8                           ;
+-----------------------+---------------------------------------+


+-----------------------------------------------------------------------------------------------------------+
; Assembler Settings                                                                                        ;
+--------------------------------------------------------------------------------+----------+---------------+
; Option                                                                         ; Setting  ; Default Value ;
+--------------------------------------------------------------------------------+----------+---------------+
; Configuration device                                                           ; Epcs1    ; Auto          ;
; Use smart compilation                                                          ; Off      ; Off           ;
; Generate Serial Vector Format File (.svf) for Target Device                    ; Off      ; Off           ;
; Generate a JEDEC STAPL Format File (.jam) for Target Device                    ; Off      ; Off           ;
; Generate an uncompressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; Off      ; Off           ;
; Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device    ; On       ; On            ;
; Generate compressed bitstreams                                                 ; On       ; On            ;
; Compression mode                                                               ; Off      ; Off           ;
; Clock source for configuration device                                          ; Internal ; Internal      ;
; Clock frequency of the configuration device                                    ; 10 MHZ   ; 10 MHz        ;
; Divide clock frequency by                                                      ; 1        ; 1             ;
; JTAG user code for target device                                               ; Ffffffff ; Ffffffff      ;
; JTAG user code for configuration device                                        ; Ffffffff ; Ffffffff      ;
; Configuration device auto user code                                            ; Off      ; Off           ;
; Generate Tabular Text File (.ttf) For Target Device                            ; Off      ; Off           ;
; Generate Raw Binary File (.rbf) For Target Device                              ; Off      ; Off           ;
; Generate Hexadecimal (Intel-Format) Output File (.hexout) for Target Device    ; Off      ; Off           ;
; Hexadecimal Output File start address                                          ; 0        ; 0             ;
; Hexadecimal Output File count direction                                        ; Up       ; Up            ;
; Release clears before tri-states                                               ; Off      ; Off           ;
; Auto-restart configuration after error                                         ; On       ; On            ;
; Always Enable Input Buffers                                                    ; Off      ; Off           ;
; Maintain Compatibility with All Cyclone II M4K Versions                        ; On       ; On            ;
+--------------------------------------------------------------------------------+----------+---------------+


+--------------------------------------------------------+
; Assembler Generated Files                              ;
+--------------------------------------------------------+
; File Name                                              ;
+--------------------------------------------------------+
; F:/qxc/ep2c8/ep2c5/FPGA_led_test_2c5/FPGA_led_test.sof ;
; F:/qxc/ep2c8/ep2c5/FPGA_led_test_2c5/FPGA_led_test.pof ;
+--------------------------------------------------------+


+----------------------------------------------------------------------------------+
; Assembler Device Options: F:/qxc/ep2c8/ep2c5/FPGA_led_test_2c5/FPGA_led_test.sof ;
+----------------+-----------------------------------------------------------------+
; Option         ; Setting                                                         ;
+----------------+-----------------------------------------------------------------+
; Device         ; EP2C5Q208C8                                                     ;
; JTAG usercode  ; 0xFFFFFFFF                                                      ;
; Checksum       ; 0x0006C93D                                                      ;
+----------------+-----------------------------------------------------------------+


+----------------------------------------------------------------------------------+
; Assembler Device Options: F:/qxc/ep2c8/ep2c5/FPGA_led_test_2c5/FPGA_led_test.pof ;
+----------------+-----------------------------------------------------------------+
; Option         ; Setting                                                         ;
+----------------+-----------------------------------------------------------------+
; Device         ; EPCS1                                                           ;
; JTAG usercode  ; 0x00000000                                                      ;
; Checksum       ; 0x0158C8F8                                                      ;
+----------------+-----------------------------------------------------------------+


+--------------------+
; Assembler Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Assembler
    Info: Version 5.1 Build 176 10/26/2005 SJ Full Version
    Info: Processing started: Sat Apr 22 12:55:19 2006
Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off FPGA_led_test -c FPGA_led_test
Info: Writing out detailed assembly data for power analysis
Info: Quartus II Assembler was successful. 0 errors, 0 warnings
    Info: Processing ended: Sat Apr 22 12:55:21 2006
    Info: Elapsed time: 00:00:03


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -