⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 fifo.sim.rpt

📁 TCC221图像传感器和FPGA实现图像采集
💻 RPT
📖 第 1 页 / 共 2 页
字号:
; |fifo|wrclock~input                                                               ; |fifo|wrclock~input                                                         ; o                ;
; |fifo|rdclock~input                                                               ; |fifo|rdclock~input                                                         ; o                ;
; |fifo|data[0]~input                                                               ; |fifo|data[0]~input                                                         ; o                ;
; |fifo|pw[0]                                                                       ; |fifo|pw[0]                                                                 ; q                ;
; |fifo|pw[1]                                                                       ; |fifo|pw[1]                                                                 ; q                ;
; |fifo|pw[2]                                                                       ; |fifo|pw[2]                                                                 ; q                ;
; |fifo|pr[0]                                                                       ; |fifo|pr[0]                                                                 ; q                ;
; |fifo|pr[1]                                                                       ; |fifo|pr[1]                                                                 ; q                ;
; |fifo|pr[2]                                                                       ; |fifo|pr[2]                                                                 ; q                ;
; |fifo|data[1]~input                                                               ; |fifo|data[1]~input                                                         ; o                ;
; |fifo|data[2]~input                                                               ; |fifo|data[2]~input                                                         ; o                ;
; |fifo|data[3]~input                                                               ; |fifo|data[3]~input                                                         ; o                ;
; |fifo|data[4]~input                                                               ; |fifo|data[4]~input                                                         ; o                ;
; |fifo|subempty~36                                                                 ; |fifo|subempty~36                                                           ; combout          ;
; |fifo|subempty~37                                                                 ; |fifo|subempty~37                                                           ; combout          ;
; |fifo|subempty~38                                                                 ; |fifo|subempty~38                                                           ; combout          ;
; |fifo|pw[0]~124                                                                   ; |fifo|pw[0]~124                                                             ; combout          ;
; |fifo|pw[1]~125                                                                   ; |fifo|pw[1]~125                                                             ; combout          ;
; |fifo|pw[2]~126                                                                   ; |fifo|pw[2]~126                                                             ; combout          ;
; |fifo|pw[1]~127                                                                   ; |fifo|pw[1]~127                                                             ; combout          ;
; |fifo|pw[3]~128                                                                   ; |fifo|pw[3]~128                                                             ; combout          ;
; |fifo|pr[0]~124                                                                   ; |fifo|pr[0]~124                                                             ; combout          ;
; |fifo|pr[1]~125                                                                   ; |fifo|pr[1]~125                                                             ; combout          ;
; |fifo|pr[2]~126                                                                   ; |fifo|pr[2]~126                                                             ; combout          ;
; |fifo|pr[1]~127                                                                   ; |fifo|pr[1]~127                                                             ; combout          ;
; |fifo|pr[3]~128                                                                   ; |fifo|pr[3]~128                                                             ; combout          ;
; |fifo|wren                                                                        ; |fifo|wren                                                                  ; padout           ;
; |fifo|wrclock                                                                     ; |fifo|wrclock                                                               ; padout           ;
; |fifo|rdclock                                                                     ; |fifo|rdclock                                                               ; padout           ;
; |fifo|data[0]                                                                     ; |fifo|data[0]                                                               ; padout           ;
; |fifo|data[1]                                                                     ; |fifo|data[1]                                                               ; padout           ;
; |fifo|data[2]                                                                     ; |fifo|data[2]                                                               ; padout           ;
; |fifo|data[3]                                                                     ; |fifo|data[3]                                                               ; padout           ;
; |fifo|data[4]                                                                     ; |fifo|data[4]                                                               ; padout           ;
; |fifo|q[0]                                                                        ; |fifo|q[0]                                                                  ; padout           ;
; |fifo|q[1]                                                                        ; |fifo|q[1]                                                                  ; padout           ;
; |fifo|q[2]                                                                        ; |fifo|q[2]                                                                  ; padout           ;
; |fifo|q[3]                                                                        ; |fifo|q[3]                                                                  ; padout           ;
; |fifo|empty                                                                       ; |fifo|empty                                                                 ; padout           ;
; |fifo|wrclock~inputclkctrl                                                        ; |fifo|wrclock~inputclkctrl                                                  ; outclk           ;
; |fifo|rdclock~inputclkctrl                                                        ; |fifo|rdclock~inputclkctrl                                                  ; outclk           ;
+-----------------------------------------------------------------------------------+-----------------------------------------------------------------------------+------------------+


The following table displays output ports that do not toggle to 1 during simulation.
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Missing 1-Value Coverage                                                                                                                                                           ;
+-----------------------------------------------------------------------------------+-----------------------------------------------------------------------------+------------------+
; Node Name                                                                         ; Output Port Name                                                            ; Output Port Type ;
+-----------------------------------------------------------------------------------+-----------------------------------------------------------------------------+------------------+
; |fifo|q[4]~output                                                                 ; |fifo|q[4]~output                                                           ; o                ;
; |fifo|q[5]~output                                                                 ; |fifo|q[5]~output                                                           ; o                ;
; |fifo|q[6]~output                                                                 ; |fifo|q[6]~output                                                           ; o                ;
; |fifo|q[7]~output                                                                 ; |fifo|q[7]~output                                                           ; o                ;
; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|ram_block1a0 ; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|q_b[4] ; portbdataout4    ;
; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|ram_block1a0 ; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|q_b[5] ; portbdataout5    ;
; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|ram_block1a0 ; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|q_b[6] ; portbdataout6    ;
; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|ram_block1a0 ; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|q_b[7] ; portbdataout7    ;
; |fifo|data[6]~input                                                               ; |fifo|data[6]~input                                                         ; o                ;
; |fifo|data[7]~input                                                               ; |fifo|data[7]~input                                                         ; o                ;
; |fifo|data[6]                                                                     ; |fifo|data[6]                                                               ; padout           ;
; |fifo|data[7]                                                                     ; |fifo|data[7]                                                               ; padout           ;
; |fifo|q[4]                                                                        ; |fifo|q[4]                                                                  ; padout           ;
; |fifo|q[5]                                                                        ; |fifo|q[5]                                                                  ; padout           ;
; |fifo|q[6]                                                                        ; |fifo|q[6]                                                                  ; padout           ;
; |fifo|q[7]                                                                        ; |fifo|q[7]                                                                  ; padout           ;
+-----------------------------------------------------------------------------------+-----------------------------------------------------------------------------+------------------+


The following table displays output ports that do not toggle to 0 during simulation.
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Missing 0-Value Coverage                                                                                                                                                           ;
+-----------------------------------------------------------------------------------+-----------------------------------------------------------------------------+------------------+
; Node Name                                                                         ; Output Port Name                                                            ; Output Port Type ;
+-----------------------------------------------------------------------------------+-----------------------------------------------------------------------------+------------------+
; |fifo|q[4]~output                                                                 ; |fifo|q[4]~output                                                           ; o                ;
; |fifo|q[5]~output                                                                 ; |fifo|q[5]~output                                                           ; o                ;
; |fifo|q[6]~output                                                                 ; |fifo|q[6]~output                                                           ; o                ;
; |fifo|q[7]~output                                                                 ; |fifo|q[7]~output                                                           ; o                ;
; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|ram_block1a0 ; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|q_b[4] ; portbdataout4    ;
; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|ram_block1a0 ; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|q_b[5] ; portbdataout5    ;
; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|ram_block1a0 ; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|q_b[6] ; portbdataout6    ;
; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|ram_block1a0 ; |fifo|altsyncram:altsyncram_component|altsyncram_0un1:auto_generated|q_b[7] ; portbdataout7    ;
; |fifo|pw[3]                                                                       ; |fifo|pw[3]                                                                 ; q                ;
; |fifo|pr[3]                                                                       ; |fifo|pr[3]                                                                 ; q                ;
; |fifo|data[5]~input                                                               ; |fifo|data[5]~input                                                         ; o                ;
; |fifo|data[6]~input                                                               ; |fifo|data[6]~input                                                         ; o                ;
; |fifo|data[7]~input                                                               ; |fifo|data[7]~input                                                         ; o                ;
; |fifo|clr~input                                                                   ; |fifo|clr~input                                                             ; o                ;
; |fifo|data[5]                                                                     ; |fifo|data[5]                                                               ; padout           ;
; |fifo|data[6]                                                                     ; |fifo|data[6]                                                               ; padout           ;
; |fifo|data[7]                                                                     ; |fifo|data[7]                                                               ; padout           ;
; |fifo|clr                                                                         ; |fifo|clr                                                                   ; padout           ;
; |fifo|q[4]                                                                        ; |fifo|q[4]                                                                  ; padout           ;
; |fifo|q[5]                                                                        ; |fifo|q[5]                                                                  ; padout           ;
; |fifo|q[6]                                                                        ; |fifo|q[6]                                                                  ; padout           ;
; |fifo|q[7]                                                                        ; |fifo|q[7]                                                                  ; padout           ;
; |fifo|clr~inputclkctrl                                                            ; |fifo|clr~inputclkctrl                                                      ; outclk           ;
+-----------------------------------------------------------------------------------+-----------------------------------------------------------------------------+------------------+


+---------------------+
; Simulator INI Usage ;
+--------+------------+
; Option ; Usage      ;
+--------+------------+


+--------------------+
; Simulator Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Simulator
    Info: Version 7.1 Build 156 04/30/2007 SJ Full Version
    Info: Processing started: Wed Jun 18 16:26:46 2008
Info: Command: quartus_sim --read_settings_files=on --write_settings_files=off fifo -c fifo
Info: Using vector source file "E:/fifo/fifo.vwf"
Info: Overwriting simulation input file with simulation results
    Info: A backup of fifo.vwf called fifo.sim_ori.vwf has been created in the db folder
Info: Inverted registers were found during simulation
    Info: Register: |fifo|subempty
Info: Option to preserve fewer signal transitions to reduce memory requirements is enabled
    Info: Simulation has been partitioned into sub-simulations according to the maximum transition count determined by the engine. Transitions from memory will be flushed out to disk at the end of each sub-simulation to reduce memory requirements.
Info: Simulation partitioned into 1 sub-simulations
Info: Simulation coverage is      69.33 %
Info: Number of transitions in simulation is 654
Info: Vector file fifo.vwf is saved in VWF text format. You can compress it into CVWF format in order to reduce file size. For more details please refer to the Quartus II Help.
Info: Quartus II Simulator was successful. 0 errors, 0 warnings
    Info: Allocated 115 megabytes of memory during processing
    Info: Processing ended: Wed Jun 18 16:26:48 2008
    Info: Elapsed time: 00:00:02


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -