⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 test_div.asm.rpt

📁 Altera的FPGA设计的硬件除法器
💻 RPT
字号:
Assembler report for test_div
Thu Jun 19 11:06:23 2008
Version 6.0 Build 178 04/27/2006 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Assembler Summary
  3. Assembler Settings
  4. Assembler Generated Files
  5. Assembler Device Options: E:/TMP/fpga_div/test_div.sof
  6. Assembler Device Options: E:/TMP/fpga_div/test_div.pof
  7. Assembler Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+---------------------------------------------------------------+
; Assembler Summary                                             ;
+-----------------------+---------------------------------------+
; Assembler Status      ; Successful - Thu Jun 19 11:06:23 2008 ;
; Revision Name         ; test_div                              ;
; Top-level Entity Name ; test_div                              ;
; Family                ; Cyclone                               ;
; Device                ; EP1C3T144C8                           ;
+-----------------------+---------------------------------------+


+-----------------------------------------------------------------------------------------------------------+
; Assembler Settings                                                                                        ;
+--------------------------------------------------------------------------------+----------+---------------+
; Option                                                                         ; Setting  ; Default Value ;
+--------------------------------------------------------------------------------+----------+---------------+
; Use smart compilation                                                          ; Off      ; Off           ;
; Generate Serial Vector Format File (.svf) for Target Device                    ; Off      ; Off           ;
; Generate a JEDEC STAPL Format File (.jam) for Target Device                    ; Off      ; Off           ;
; Generate an uncompressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; Off      ; Off           ;
; Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device    ; On       ; On            ;
; Generate compressed bitstreams                                                 ; On       ; On            ;
; Compression mode                                                               ; Off      ; Off           ;
; Clock source for configuration device                                          ; Internal ; Internal      ;
; Clock frequency of the configuration device                                    ; 10 MHZ   ; 10 MHz        ;
; Divide clock frequency by                                                      ; 1        ; 1             ;
; JTAG user code for target device                                               ; Ffffffff ; Ffffffff      ;
; Auto user code                                                                 ; Off      ; Off           ;
; Use configuration device                                                       ; On       ; On            ;
; Configuration device                                                           ; Auto     ; Auto          ;
; JTAG user code for configuration device                                        ; Ffffffff ; Ffffffff      ;
; Configuration device auto user code                                            ; Off      ; Off           ;
; Auto-increment JTAG user code for multiple configuration devices               ; On       ; On            ;
; Generate Tabular Text File (.ttf) For Target Device                            ; Off      ; Off           ;
; Generate Raw Binary File (.rbf) For Target Device                              ; Off      ; Off           ;
; Generate Hexadecimal (Intel-Format) Output File (.hexout) for Target Device    ; Off      ; Off           ;
; Hexadecimal Output File start address                                          ; 0        ; 0             ;
; Hexadecimal Output File count direction                                        ; Up       ; Up            ;
; Release clears before tri-states                                               ; Off      ; Off           ;
; Auto-restart configuration after error                                         ; On       ; On            ;
+--------------------------------------------------------------------------------+----------+---------------+


+------------------------------+
; Assembler Generated Files    ;
+------------------------------+
; File Name                    ;
+------------------------------+
; E:/TMP/fpga_div/test_div.sof ;
; E:/TMP/fpga_div/test_div.pof ;
+------------------------------+


+--------------------------------------------------------+
; Assembler Device Options: E:/TMP/fpga_div/test_div.sof ;
+----------------+---------------------------------------+
; Option         ; Setting                               ;
+----------------+---------------------------------------+
; Device         ; EP1C3T144C8                           ;
; JTAG usercode  ; 0xFFFFFFFF                            ;
; Checksum       ; 0x0008BF2E                            ;
+----------------+---------------------------------------+


+--------------------------------------------------------+
; Assembler Device Options: E:/TMP/fpga_div/test_div.pof ;
+----------------+---------------------------------------+
; Option         ; Setting                               ;
+----------------+---------------------------------------+
; Device         ; EPCS1                                 ;
; JTAG usercode  ; 0x00000000                            ;
; Checksum       ; 0x01A3A113                            ;
+----------------+---------------------------------------+


+--------------------+
; Assembler Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Assembler
    Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
    Info: Processing started: Thu Jun 19 11:06:22 2008
Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off test_div -c test_div
Info: Assembler is generating device programming files
Info: Quartus II Assembler was successful. 0 errors, 0 warnings
    Info: Processing ended: Thu Jun 19 11:06:23 2008
    Info: Elapsed time: 00:00:01


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -