⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 icon_pro.vhd

📁 FPGA之间的LVDS传输
💻 VHD
📖 第 1 页 / 共 3 页
字号:
---------------------------------------------------------------------------------- Copyright (c) 1995-2008 Xilinx, Inc.  All rights reserved.----------------------------------------------------------------------------------   ____  ____--  /   /\/   /-- /___/  \  /    Vendor: Xilinx-- \   \   \/     Version: K.37--  \   \         Application: netgen--  /   /         Filename: icon_pro.vhd-- /___/   /\     Timestamp: Sun Jan 11 22:51:29 2009-- \   \  /  \ --  \___\/\___\--             -- Command	: -w -sim -ofmt vhdl ./tmp/_cg/icon_pro.ngc ./tmp/_cg/icon_pro.vhd -- Device	: xc5vlx30-ff324-3-- Input file	: ./tmp/_cg/icon_pro.ngc-- Output file	: ./tmp/_cg/icon_pro.vhd-- # of Entities	: 1-- Design Name	: icon_pro-- Xilinx	: E:\FPGA\Xilinx\10.1\ISE--             -- Purpose:    --     This VHDL netlist is a verification model and uses simulation --     primitives which may not represent the true implementation of the --     device, however the netlist is functionally correct and should not --     be modified. This file cannot be synthesized and should only be used --     with supported simulation tools.--             -- Reference:  --     Development System Reference Guide, Chapter 23--     Synthesis and Simulation Design Guide, Chapter 6--             ---------------------------------------------------------------------------------- synthesis translate_offlibrary IEEE;use IEEE.STD_LOGIC_1164.ALL;library UNISIM;use UNISIM.VCOMPONENTS.ALL;use UNISIM.VPKG.ALL;entity icon_pro is  port (    CONTROL0 : inout STD_LOGIC_VECTOR ( 35 downto 0 )   );end icon_pro;architecture STRUCTURE of icon_pro is  signal N1 : STD_LOGIC;   signal U0_U_ICON_I_YES_BSCAN_U_BS_iDRCK_LOCAL : STD_LOGIC;   signal U0_U_ICON_TDI_OUT : STD_LOGIC;   signal U0_U_ICON_U_CMD_iSEL_n : STD_LOGIC;   signal U0_U_ICON_U_CMD_iTARGET_CE : STD_LOGIC;   signal U0_U_ICON_U_CTRL_OUT_iDATA_VALID : STD_LOGIC;   signal U0_U_ICON_U_STAT_iCMD_GRP0_SEL : STD_LOGIC;   signal U0_U_ICON_U_STAT_iDATA_VALID : STD_LOGIC;   signal U0_U_ICON_U_STAT_iSTATCMD_CE : STD_LOGIC;   signal U0_U_ICON_U_STAT_iSTATCMD_CE_n : STD_LOGIC;   signal U0_U_ICON_U_STAT_iSTAT_HIGH : STD_LOGIC;   signal U0_U_ICON_U_STAT_iSTAT_LOW : STD_LOGIC;   signal U0_U_ICON_U_STAT_iTDO_next : STD_LOGIC;   signal U0_U_ICON_U_SYNC_iDATA_CMD_n : STD_LOGIC;   signal U0_U_ICON_U_SYNC_iGOT_SYNC : STD_LOGIC;   signal U0_U_ICON_U_SYNC_iGOT_SYNC_HIGH : STD_LOGIC;   signal U0_U_ICON_U_SYNC_iGOT_SYNC_LOW : STD_LOGIC;   signal U0_U_ICON_iCORE_ID_SEL_0_Q : STD_LOGIC;   signal U0_U_ICON_iCORE_ID_SEL_15_Q : STD_LOGIC;   signal U0_U_ICON_iDATA_CMD : STD_LOGIC;   signal U0_U_ICON_iDATA_CMD_n : STD_LOGIC;   signal U0_U_ICON_iSEL : STD_LOGIC;   signal U0_U_ICON_iSEL_n : STD_LOGIC;   signal U0_U_ICON_iSYNC : STD_LOGIC;   signal U0_U_ICON_iTDO : STD_LOGIC;   signal U0_U_ICON_iTDO_next : STD_LOGIC;   signal U0_iSHIFT_OUT : STD_LOGIC;   signal U0_iUPDATE_OUT : STD_LOGIC;   signal NLW_U0_U_ICON_I_YES_BSCAN_U_BS_I_V5_U_BS_CAPTURE_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_I_YES_BSCAN_U_BS_I_V5_U_BS_RESET_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_1_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_2_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_3_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_4_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_5_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_6_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_7_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_8_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_9_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_10_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_11_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_12_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_13_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal NLW_U0_U_ICON_U_CMD_U_CORE_ID_SEL_I4_FI_14_U_LUT_O_UNCONNECTED : STD_LOGIC;   signal U0_U_ICON_U_CMD_iTARGET : STD_LOGIC_VECTOR ( 11 downto 8 );   signal U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL : STD_LOGIC_VECTOR ( 1 downto 0 );   signal U0_U_ICON_U_STAT_U_STAT_CNT_CI : STD_LOGIC_VECTOR ( 5 downto 1 );   signal U0_U_ICON_U_STAT_U_STAT_CNT_D : STD_LOGIC_VECTOR ( 5 downto 0 );   signal U0_U_ICON_U_STAT_U_STAT_CNT_S : STD_LOGIC_VECTOR ( 5 downto 0 );   signal U0_U_ICON_U_STAT_iSTAT : STD_LOGIC_VECTOR ( 3 downto 0 );   signal U0_U_ICON_U_STAT_iSTAT_CNT : STD_LOGIC_VECTOR ( 5 downto 0 );   signal U0_U_ICON_U_SYNC_iSYNC_WORD : STD_LOGIC_VECTOR ( 6 downto 0 );   signal U0_U_ICON_U_TDO_MUX_YES_LUT6_U_CS_MUX_I4_U_MUX16_MUXAB : STD_LOGIC_VECTOR ( 1 downto 0 );   signal U0_U_ICON_U_TDO_MUX_YES_LUT6_U_CS_MUX_I4_U_MUX16_U_MUX8A_MUXAB : STD_LOGIC_VECTOR ( 1 downto 0 );   signal U0_U_ICON_U_TDO_MUX_YES_LUT6_U_CS_MUX_I4_U_MUX16_U_MUX8B_MUXAB : STD_LOGIC_VECTOR ( 1 downto 0 );   signal U0_U_ICON_iCOMMAND_GRP : STD_LOGIC_VECTOR ( 1 downto 0 );   signal U0_U_ICON_iCOMMAND_SEL : STD_LOGIC_VECTOR ( 15 downto 0 );   signal U0_U_ICON_iCORE_ID : STD_LOGIC_VECTOR ( 3 downto 0 );   signal U0_U_ICON_iTDO_VEC : STD_LOGIC_VECTOR ( 15 downto 15 ); begin  XST_GND : GND    port map (      G => CONTROL0(2)    );  XST_VCC : VCC    port map (      P => N1    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_5_U_FDRE : FDRE    generic map(      INIT => '0'    )    port map (      C => CONTROL0(0),      CE => N1,      D => U0_U_ICON_U_STAT_U_STAT_CNT_D(5),      R => U0_U_ICON_U_STAT_iSTATCMD_CE_n,      Q => U0_U_ICON_U_STAT_iSTAT_CNT(5)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_4_U_FDRE : FDRE    generic map(      INIT => '0'    )    port map (      C => CONTROL0(0),      CE => N1,      D => U0_U_ICON_U_STAT_U_STAT_CNT_D(4),      R => U0_U_ICON_U_STAT_iSTATCMD_CE_n,      Q => U0_U_ICON_U_STAT_iSTAT_CNT(4)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_3_U_FDRE : FDRE    generic map(      INIT => '0'    )    port map (      C => CONTROL0(0),      CE => N1,      D => U0_U_ICON_U_STAT_U_STAT_CNT_D(3),      R => U0_U_ICON_U_STAT_iSTATCMD_CE_n,      Q => U0_U_ICON_U_STAT_iSTAT_CNT(3)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_2_U_FDRE : FDRE    generic map(      INIT => '0'    )    port map (      C => CONTROL0(0),      CE => N1,      D => U0_U_ICON_U_STAT_U_STAT_CNT_D(2),      R => U0_U_ICON_U_STAT_iSTATCMD_CE_n,      Q => U0_U_ICON_U_STAT_iSTAT_CNT(2)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_1_U_FDRE : FDRE    generic map(      INIT => '0'    )    port map (      C => CONTROL0(0),      CE => N1,      D => U0_U_ICON_U_STAT_U_STAT_CNT_D(1),      R => U0_U_ICON_U_STAT_iSTATCMD_CE_n,      Q => U0_U_ICON_U_STAT_iSTAT_CNT(1)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_0_U_FDRE : FDRE    generic map(      INIT => '0'    )    port map (      C => CONTROL0(0),      CE => N1,      D => U0_U_ICON_U_STAT_U_STAT_CNT_D(0),      R => U0_U_ICON_U_STAT_iSTATCMD_CE_n,      Q => U0_U_ICON_U_STAT_iSTAT_CNT(0)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_5_U_LUT : LUT1    generic map(      INIT => X"2"    )    port map (      I0 => U0_U_ICON_U_STAT_iSTAT_CNT(5),      O => U0_U_ICON_U_STAT_U_STAT_CNT_S(5)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_5_U_XORCY : XORCY    port map (      CI => U0_U_ICON_U_STAT_U_STAT_CNT_CI(5),      LI => U0_U_ICON_U_STAT_U_STAT_CNT_S(5),      O => U0_U_ICON_U_STAT_U_STAT_CNT_D(5)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_4_U_LUT : LUT1    generic map(      INIT => X"2"    )    port map (      I0 => U0_U_ICON_U_STAT_iSTAT_CNT(4),      O => U0_U_ICON_U_STAT_U_STAT_CNT_S(4)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_4_GnH_U_MUXCY : MUXCY_L    port map (      CI => U0_U_ICON_U_STAT_U_STAT_CNT_CI(4),      DI => CONTROL0(2),      S => U0_U_ICON_U_STAT_U_STAT_CNT_S(4),      LO => U0_U_ICON_U_STAT_U_STAT_CNT_CI(5)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_4_U_XORCY : XORCY    port map (      CI => U0_U_ICON_U_STAT_U_STAT_CNT_CI(4),      LI => U0_U_ICON_U_STAT_U_STAT_CNT_S(4),      O => U0_U_ICON_U_STAT_U_STAT_CNT_D(4)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_3_U_LUT : LUT1    generic map(      INIT => X"2"    )    port map (      I0 => U0_U_ICON_U_STAT_iSTAT_CNT(3),      O => U0_U_ICON_U_STAT_U_STAT_CNT_S(3)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_3_GnH_U_MUXCY : MUXCY_L    port map (      CI => U0_U_ICON_U_STAT_U_STAT_CNT_CI(3),      DI => CONTROL0(2),      S => U0_U_ICON_U_STAT_U_STAT_CNT_S(3),      LO => U0_U_ICON_U_STAT_U_STAT_CNT_CI(4)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_3_U_XORCY : XORCY    port map (      CI => U0_U_ICON_U_STAT_U_STAT_CNT_CI(3),      LI => U0_U_ICON_U_STAT_U_STAT_CNT_S(3),      O => U0_U_ICON_U_STAT_U_STAT_CNT_D(3)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_2_U_LUT : LUT1    generic map(      INIT => X"2"    )    port map (      I0 => U0_U_ICON_U_STAT_iSTAT_CNT(2),      O => U0_U_ICON_U_STAT_U_STAT_CNT_S(2)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_2_GnH_U_MUXCY : MUXCY_L    port map (      CI => U0_U_ICON_U_STAT_U_STAT_CNT_CI(2),      DI => CONTROL0(2),      S => U0_U_ICON_U_STAT_U_STAT_CNT_S(2),      LO => U0_U_ICON_U_STAT_U_STAT_CNT_CI(3)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_2_U_XORCY : XORCY    port map (      CI => U0_U_ICON_U_STAT_U_STAT_CNT_CI(2),      LI => U0_U_ICON_U_STAT_U_STAT_CNT_S(2),      O => U0_U_ICON_U_STAT_U_STAT_CNT_D(2)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_1_U_LUT : LUT1    generic map(      INIT => X"2"    )    port map (      I0 => U0_U_ICON_U_STAT_iSTAT_CNT(1),      O => U0_U_ICON_U_STAT_U_STAT_CNT_S(1)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_1_GnH_U_MUXCY : MUXCY_L    port map (      CI => U0_U_ICON_U_STAT_U_STAT_CNT_CI(1),      DI => CONTROL0(2),      S => U0_U_ICON_U_STAT_U_STAT_CNT_S(1),      LO => U0_U_ICON_U_STAT_U_STAT_CNT_CI(2)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_1_U_XORCY : XORCY    port map (      CI => U0_U_ICON_U_STAT_U_STAT_CNT_CI(1),      LI => U0_U_ICON_U_STAT_U_STAT_CNT_S(1),      O => U0_U_ICON_U_STAT_U_STAT_CNT_D(1)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_0_U_LUT : LUT1    generic map(      INIT => X"2"    )    port map (      I0 => U0_U_ICON_U_STAT_iSTAT_CNT(0),      O => U0_U_ICON_U_STAT_U_STAT_CNT_S(0)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_0_GnH_U_MUXCY : MUXCY_L    port map (      CI => N1,      DI => CONTROL0(2),      S => U0_U_ICON_U_STAT_U_STAT_CNT_S(0),      LO => U0_U_ICON_U_STAT_U_STAT_CNT_CI(1)    );  U0_U_ICON_U_STAT_U_STAT_CNT_G_0_U_XORCY : XORCY    port map (      CI => N1,      LI => U0_U_ICON_U_STAT_U_STAT_CNT_S(0),      O => U0_U_ICON_U_STAT_U_STAT_CNT_D(0)    );  U0_U_ICON_U_CTRL_OUT_U_DATA_VALID : LUT2    generic map(      INIT => X"8"    )    port map (      I0 => U0_U_ICON_iSYNC,      I1 => U0_iSHIFT_OUT,      O => U0_U_ICON_U_CTRL_OUT_iDATA_VALID    );  U0_U_ICON_U_CTRL_OUT_U_CMDGRP0 : LUT2    generic map(      INIT => X"1"    )    port map (      I0 => U0_U_ICON_iCOMMAND_GRP(0),      I1 => U0_U_ICON_iCOMMAND_GRP(1),      O => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(0)    );  U0_U_ICON_U_CTRL_OUT_U_CMDGRP1 : LUT2    generic map(      INIT => X"2"    )    port map (      I0 => U0_U_ICON_iCOMMAND_GRP(0),      I1 => U0_U_ICON_iCOMMAND_GRP(1),      O => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(1)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_15_U_LCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(15),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(0),      O => CONTROL0(19)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_15_U_HCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(15),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(1),      O => CONTROL0(35)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_14_U_LCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(14),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(0),      O => CONTROL0(18)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_14_U_HCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(14),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(1),      O => CONTROL0(34)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_13_U_LCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(13),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(0),      O => CONTROL0(17)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_13_U_HCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(13),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(1),      O => CONTROL0(33)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_12_U_LCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(12),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(0),      O => CONTROL0(16)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_12_U_HCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(12),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(1),      O => CONTROL0(32)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_11_U_LCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(11),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(0),      O => CONTROL0(15)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_11_U_HCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(11),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(1),      O => CONTROL0(31)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_10_U_LCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(10),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(0),      O => CONTROL0(14)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_10_U_HCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(10),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(1),      O => CONTROL0(30)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_9_U_LCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(9),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(0),      O => CONTROL0(13)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_9_U_HCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(9),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(1),      O => CONTROL0(29)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_8_U_LCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(8),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(0),      O => CONTROL0(12)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_8_U_HCE : LUT4    generic map(      INIT => X"8000"    )    port map (      I0 => U0_U_ICON_U_CTRL_OUT_iDATA_VALID,      I1 => U0_U_ICON_iCOMMAND_SEL(8),      I2 => U0_U_ICON_iCORE_ID_SEL_0_Q,      I3 => U0_U_ICON_U_CTRL_OUT_iCOMMAND_GRP_SEL(1),      O => CONTROL0(28)    );  U0_U_ICON_U_CTRL_OUT_F_NCP_0_F_CMD_7_U_LCE : LUT4    generic map(

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -