📄 uut_tx_wrapper.syr
字号:
Release 10.1.02 - xst K.37 (nt)Copyright (c) 1995-2008 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to E:/ISEworks/LVDS/LVDS-func/xst/projnav.tmpTotal REAL time to Xst completion: 0.00 secsTotal CPU time to Xst completion: 0.69 secs --> Parameter xsthdpdir set to E:/ISEworks/LVDS/LVDS-func/xstTotal REAL time to Xst completion: 0.00 secsTotal CPU time to Xst completion: 0.69 secs --> Reading design: uut_tx_wrapper.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) Design Hierarchy Analysis 4) HDL Analysis 5) HDL Synthesis 5.1) HDL Synthesis Report 6) Advanced HDL Synthesis 6.1) Advanced HDL Synthesis Report 7) Low Level Synthesis 8) Partition Report 9) Final Report 9.1) Device utilization summary 9.2) Partition Resource Summary 9.3) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : "uut_tx_wrapper.prj"Input Format : mixedIgnore Synthesis Constraint File : NO---- Target ParametersOutput File Name : "uut_tx_wrapper"Output Format : NGCTarget Device : xc5vsx50t-1-ff1136---- Source OptionsTop Module Name : uut_tx_wrapperAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoSafe Implementation : NoFSM Style : lutRAM Extraction : YesRAM Style : AutoROM Extraction : YesMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESROM Style : AutoMux Extraction : YESResource Sharing : YESAsynchronous To Synchronous : NOUse DSP Block : autoAutomatic Register Balancing : No---- Target OptionsLUT Combining : offReduce Control Sets : offAdd IO Buffers : YESGlobal Maximum Fanout : 100000Add Generic Clock Buffer(BUFG) : 32Register Duplication : YESSlice Packing : YESOptimize Instantiated Primitives : NOUse Clock Enable : AutoUse Synchronous Set : AutoUse Synchronous Reset : AutoPack IO Registers into IOBs : autoEquivalent register Removal : YES---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Power Reduction : NOLibrary Search Order : uut_tx_wrapper.lsoKeep Hierarchy : NONetlist Hierarchy : as_optimizedRTL Output : YesGlobal Optimization : AllClockNetsRead Cores : YESWrite Timing Constraints : NOCross Clock Analysis : NOHierarchy Separator : /Bus Delimiter : <>Case Specifier : maintainSlice Utilization Ratio : 100BRAM Utilization Ratio : 100DSP48 Utilization Ratio : 100Verilog 2001 : YESAuto BRAM Packing : NOSlice Utilization Ratio Delta : 5==================================================================================================================================================* HDL Compilation *=========================================================================WARNING:HDLParsers:3607 - Unit work/DDR_6TO1_16CHAN_RT_TX is now defined in a different file. It was defined in "E:/ISEworks/LVDS/xapp860/DDR_6TO1_16CHAN_RT_TX.vhd", and is now defined in "E:/ISEworks/LVDS/LVDS-func/DDR_6TO1_16CHAN_RT_TX.vhd".WARNING:HDLParsers:3607 - Unit work/DDR_6TO1_16CHAN_RT_TX/translated is now defined in a different file. It was defined in "E:/ISEworks/LVDS/xapp860/DDR_6TO1_16CHAN_RT_TX.vhd", and is now defined in "E:/ISEworks/LVDS/LVDS-func/DDR_6TO1_16CHAN_RT_TX.vhd".Compiling vhdl file "E:/ISEworks/LVDS/LVDS-func/DDR_6TO1_16CHAN_RT_TX.vhd" in Library work.Architecture translated of Entity ddr_6to1_16chan_rt_tx is up to date.Compiling vhdl file "E:/ISEworks/LVDS/LVDS-func/uut_tx_wrapper.vhd" in Library work.Entity <uut_tx_wrapper> compiled.Entity <uut_tx_wrapper> (Architecture <translated>) compiled.=========================================================================* Design Hierarchy Analysis *=========================================================================Analyzing hierarchy for entity <uut_tx_wrapper> in library <work> (architecture <translated>).Analyzing hierarchy for entity <DDR_6TO1_16CHAN_RT_TX> in library <work> (architecture <translated>).=========================================================================* HDL Analysis *=========================================================================Analyzing Entity <uut_tx_wrapper> in library <work> (Architecture <translated>).Entity <uut_tx_wrapper> analyzed. Unit <uut_tx_wrapper> generated.Analyzing Entity <DDR_6TO1_16CHAN_RT_TX> in library <work> (Architecture <translated>). Set user-defined property "DDR_CLK_EDGE = OPPOSITE_EDGE" for instance <ODDR_TX_CLOCK> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "INIT = 0" for instance <ODDR_TX_CLOCK> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SRTYPE = ASYNC" for instance <ODDR_TX_CLOCK> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_RATE_OQ = DDR" for instance <OSERDES_TX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_RATE_TQ = DDR" for instance <OSERDES_TX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_WIDTH = 6" for instance <OSERDES_TX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "INIT_OQ = 0" for instance <OSERDES_TX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "INIT_TQ = 0" for instance <OSERDES_TX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SERDES_MODE = MASTER" for instance <OSERDES_TX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SRVAL_OQ = 0" for instance <OSERDES_TX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SRVAL_TQ = 0" for instance <OSERDES_TX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "TRISTATE_WIDTH = 1" for instance <OSERDES_TX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_RATE_OQ = DDR" for instance <OSERDES_TX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_RATE_TQ = DDR" for instance <OSERDES_TX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_WIDTH = 6" for instance <OSERDES_TX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "INIT_OQ = 0" for instance <OSERDES_TX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "INIT_TQ = 0" for instance <OSERDES_TX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SERDES_MODE = MASTER" for instance <OSERDES_TX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SRVAL_OQ = 0" for instance <OSERDES_TX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SRVAL_TQ = 0" for instance <OSERDES_TX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "TRISTATE_WIDTH = 1" for instance <OSERDES_TX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_RATE_OQ = DDR" for instance <OSERDES_TX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_RATE_TQ = DDR" for instance <OSERDES_TX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_WIDTH = 6" for instance <OSERDES_TX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "INIT_OQ = 0" for instance <OSERDES_TX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "INIT_TQ = 0" for instance <OSERDES_TX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SERDES_MODE = MASTER" for instance <OSERDES_TX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SRVAL_OQ = 0" for instance <OSERDES_TX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SRVAL_TQ = 0" for instance <OSERDES_TX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "TRISTATE_WIDTH = 1" for instance <OSERDES_TX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_RATE_OQ = DDR" for instance <OSERDES_TX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_RATE_TQ = DDR" for instance <OSERDES_TX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_WIDTH = 6" for instance <OSERDES_TX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "INIT_OQ = 0" for instance <OSERDES_TX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "INIT_TQ = 0" for instance <OSERDES_TX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SERDES_MODE = MASTER" for instance <OSERDES_TX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SRVAL_OQ = 0" for instance <OSERDES_TX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SRVAL_TQ = 0" for instance <OSERDES_TX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "TRISTATE_WIDTH = 1" for instance <OSERDES_TX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_RATE_OQ = DDR" for instance <OSERDES_TX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_RATE_TQ = DDR" for instance <OSERDES_TX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "DATA_WIDTH = 6" for instance <OSERDES_TX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "INIT_OQ = 0" for instance <OSERDES_TX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "INIT_TQ = 0" for instance <OSERDES_TX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SERDES_MODE = MASTER" for instance <OSERDES_TX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_TX>. Set user-defined property "SRVAL_OQ = 0" for instance <OSERDES_TX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_TX>.
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -