📄 ddr_6to1_16chan_rt_rx_map.map
字号:
Release 10.1.02 Map K.37 (nt)Xilinx Map Application Log File for Design 'DDR_6TO1_16CHAN_RT_RX'Design Information------------------Command Line : map -ise E:/ISEworks/LVDS/LVDS_4to1/xapp860.ise -intstyle ise
-p xc5vsx50t-ff1136-1 -w -logic_opt off -ol high -t 1 -cm area -pr off -k 6 -lc
off -power off -o DDR_6TO1_16CHAN_RT_RX_map.ncd DDR_6TO1_16CHAN_RT_RX.ngd
DDR_6TO1_16CHAN_RT_RX.pcf Target Device : xc5vsx50tTarget Package : ff1136Target Speed : -1Mapper Version : virtex5 -- $Revision: 1.46.12.2 $Mapped Date : Sun Aug 24 13:05:33 2008Mapping design into LUTs...Running directed packing...Running delay-based LUT packing...INFO:Map:215 - The Interim Design Summary has been generated in the MAP Report
(.mrp).Running timing-driven packing...Phase 1.1Phase 1.1 (Checksum:263ae6) REAL time: 8 secs Phase 2.7Phase 2.7 (Checksum:263ae6) REAL time: 9 secs Phase 3.31Phase 3.31 (Checksum:324d6e) REAL time: 9 secs Phase 4.33Phase 4.33 (Checksum:324d6e) REAL time: 9 secs Phase 5.32Phase 5.32 (Checksum:324d6e) REAL time: 10 secs Phase 6.2..............................There are 12 clock regions on the target FPGA device:|------------------------------------------|------------------------------------------|| CLOCKREGION_X0Y5: | CLOCKREGION_X1Y5: || 2 BUFRs available, 0 in use | 2 BUFRs available, 0 in use || 4 Regional Clock Spines, 0 in use | 4 Regional Clock Spines, 0 in use || 4 edge BUFIOs available, 0 in use | 4 edge BUFIOs available, 0 in use || 0 center BUFIOs available, 0 in use | || | ||------------------------------------------|------------------------------------------|| CLOCKREGION_X0Y4: | CLOCKREGION_X1Y4: || 2 BUFRs available, 0 in use | 2 BUFRs available, 0 in use || 4 Regional Clock Spines, 0 in use | 4 Regional Clock Spines, 0 in use || 4 edge BUFIOs available, 0 in use | 4 edge BUFIOs available, 0 in use || 2 center BUFIOs available, 0 in use | || | ||------------------------------------------|------------------------------------------|| CLOCKREGION_X0Y3: | CLOCKREGION_X1Y3: || 2 BUFRs available, 0 in use | 2 BUFRs available, 0 in use || 4 Regional Clock Spines, 0 in use | 4 Regional Clock Spines, 0 in use || 4 edge BUFIOs available, 0 in use | 4 edge BUFIOs available, 0 in use || 2 center BUFIOs available, 0 in use | || | ||------------------------------------------|------------------------------------------|| CLOCKREGION_X0Y2: | CLOCKREGION_X1Y2: || 2 BUFRs available, 0 in use | 2 BUFRs available, 0 in use || 4 Regional Clock Spines, 1 in use | 4 Regional Clock Spines, 0 in use || 4 edge BUFIOs available, 0 in use | 4 edge BUFIOs available, 0 in use || 2 center BUFIOs available, 0 in use | || | ||------------------------------------------|------------------------------------------|| CLOCKREGION_X0Y1: | CLOCKREGION_X1Y1: || 2 BUFRs available, 1 in use | 2 BUFRs available, 0 in use || 4 Regional Clock Spines, 1 in use | 4 Regional Clock Spines, 0 in use || 4 edge BUFIOs available, 1 in use | 4 edge BUFIOs available, 0 in use || 2 center BUFIOs available, 0 in use | || | ||------------------------------------------|------------------------------------------|| CLOCKREGION_X0Y0: | CLOCKREGION_X1Y0: || 2 BUFRs available, 0 in use | 2 BUFRs available, 0 in use || 4 Regional Clock Spines, 1 in use | 4 Regional Clock Spines, 0 in use || 4 edge BUFIOs available, 0 in use | 4 edge BUFIOs available, 0 in use || 0 center BUFIOs available, 0 in use | || | ||------------------------------------------|------------------------------------------|Clock-Region: <CLOCKREGION_X0Y1> key resource utilizations (used/available): edge-bufios - 1/4; center-bufios - 0/2; bufrs - 1/2; regional-clock-spines - 1/4|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | clock | BRAM | | | | | | | | | | | || | region | FIFO | DCM | GT | ILOGIC | OLOGIC | FF | LUTM | LUTL | MULT | EMAC | PPC | PCIe | <- (Types of Resources in Clock Region)|-------|-------------|------|-----|----|--------|--------|-------|-------|-------|------|------|-----|------|----------------------------------------------| | Upper Region| 12 | 0 | 0 | 60 | 60 | 2880 | 2400 | 3360 | 32 | 0 | 0 | 0 | <- Available resources in the upper region|-------|-------------|------|-----|----|--------|--------|-------|-------|-------|------|------|-----|------|----------------------------------------------| |CurrentRegion| 12 | 2 | 0 | 60 | 60 | 2880 | 2400 | 3360 | 32 | 0 | 0 | 0 | <- Available resources in the current region|-------|-------------|------|-----|----|--------|--------|-------|-------|-------|------|------|-----|------|----------------------------------------------| | Lower Region| 12 | 4 | 0 | 40 | 40 | 2880 | 2400 | 3360 | 32 | 0 | 0 | 0 | <- Available resources in the lower region|-------|-------------|------|-----|----|--------|--------|-------|-------|-------|------|------|-----|------|----------------------------------------------| clock | region | -----------------------------------------------| type | expansion | | <IO/Regional clock Net Name>|-------|-------------|------|-----|----|--------|--------|-------|-------|-------|------|------|-----|------|----------------------------------------------| BUFIO | | 0 | 0 | 0 | 34 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | "RXCLK_TEMP"|-------|-------------|------|-----|----|--------|--------|-------|-------|-------|------|------|-----|------|----------------------------------------------| BUFR | Upper/Lower | 1 | 0 | 0 | 34 | 0 | 128 | 4 | 318 | 0 | 0 | 0 | 0 | "RXCLKDIV_OBUF"|-------|-------------|------|-----|----|--------|--------|-------|-------|-------|------|------|-----|------|----------------------------------------------####################################################################################### REGIONAL CLOCKING RESOURCE DISTRIBUTION UCF REPORT:## Number of Regional Clocking Regions in the device: 12 (4 clock spines in each)# Number of Regional Clock Networks used in this design: 2 (each network can be# composed of up to 3 clock spines and cover up to 3 regional clock regions)# ####################################################################################### IO-Clock "RXCLK_TEMP" driven by "BUFIO_X0Y5"INST "RX_CLK_BUFIO" LOC = "BUFIO_X0Y5" ;NET "RXCLK_TEMP" TNM_NET = "TN_RXCLK_TEMP" ;TIMEGRP "TN_RXCLK_TEMP" AREA_GROUP = "CLKAG_RXCLK_TEMP" ;AREA_GROUP "CLKAG_RXCLK_TEMP" RANGE = CLOCKREGION_X0Y1;# Regional-Clock "RXCLKDIV_OBUF" driven by "BUFR_X0Y3"INST "RX_CLK_BUFR" LOC = "BUFR_X0Y3" ;NET "RXCLKDIV_OBUF" TNM_NET = "TN_RXCLKDIV_OBUF" ;TIMEGRP "TN_RXCLKDIV_OBUF" AREA_GROUP = "CLKAG_RXCLKDIV_OBUF" ;AREA_GROUP "CLKAG_RXCLKDIV_OBUF" RANGE = CLOCKREGION_X0Y1, CLOCKREGION_X0Y2, CLOCKREGION_X0Y0;.Phase 6.2 (Checksum:374e29) REAL time: 16 secs Phase 7.30Phase 7.30 (Checksum:374e29) REAL time: 16 secs Phase 8.3...Phase 8.3 (Checksum:b4089a) REAL time: 16 secs Phase 9.5Phase 9.5 (Checksum:b4089a) REAL time: 16 secs Phase 10.8........................................................Phase 10.8 (Checksum:3124e0d) REAL time: 36 secs Phase 11.29Phase 11.29 (Checksum:3124e0d) REAL time: 36 secs Phase 12.5Phase 12.5 (Checksum:3124e0d) REAL time: 36 secs Phase 13.18Phase 13.18 (Checksum:2f13e48) REAL time: 1 mins 29 secs Phase 14.5Phase 14.5 (Checksum:2f13e48) REAL time: 1 mins 29 secs Phase 15.34Phase 15.34 (Checksum:2f13e48) REAL time: 1 mins 29 secs REAL time consumed by placer: 1 mins 29 secs CPU time consumed by placer: 1 mins 27 secs Design Summary--------------Design Summary:Number of errors: 0Number of warnings: 72Slice Logic Utilization: Number of Slice Registers: 502 out of 32,640 1% Number used as Flip Flops: 502 Number of Slice LUTs: 718 out of 32,640 2% Number used as logic: 714 out of 32,640 2% Number using O6 output only: 714 Number used as Memory: 4 out of 12,480 1% Number used as Shift Register: 4 Number using O6 output only: 4Slice Logic Distribution: Number of occupied Slices: 314 out of 8,160 3% Number of LUT Flip Flop pairs used: 865 Number with an unused Flip Flop: 363 out of 865 41% Number with an unused LUT: 147 out of 865 16% Number of fully used LUT-FF pairs: 355 out of 865 41% Number of unique control sets: 40 Number of slice register sites lost to control set restrictions: 90 out of 32,640 1% A LUT Flip Flop pair for this architecture represents one LUT paired with one Flip Flop within a slice. A control set is a unique combination of clock, reset, set, and enable signals for a registered element. The Slice Logic Distribution report is not meaningful if the design is over-mapped for a non-slice resource or if Placement fails.IO Utilization: Number of bonded IOBs: 215 out of 480 44%Specific Feature Utilization: Number of BlockRAM/FIFO: 1 out of 132 1% Number using BlockRAM only: 1 Total primitives used: Number of 36k BlockRAM used: 1 Total Memory used (KB): 36 out of 4,752 1% Number of BUFG/BUFGCTRLs: 2 out of 32 6% Number used as BUFGs: 2 Number of BUFIOs: 1 out of 56 1% Number of BUFRs: 1 out of 24 4% Number of ISERDESs: 34Peak Memory Usage: 399 MBTotal REAL time to MAP completion: 1 mins 46 secs Total CPU time to MAP completion: 1 mins 43 secs Mapping completed.See MAP report file "DDR_6TO1_16CHAN_RT_RX_map.mrp" for details.
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -