lvds_bist_top.syr
来自「FPGA之间的LVDS传输」· SYR 代码 · 共 588 行 · 第 1/5 页
SYR
588 行
Set user-defined property "REFCLK_FREQUENCY = 200.0000000000000000" for instance <IODELAY_RX_DATA_10> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1460: Instantiating black box module <IODELAY>. Set user-defined property "HIGH_PERFORMANCE_MODE = TRUE" for instance <IODELAY_RX_DATA_11> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_TYPE = VARIABLE" for instance <IODELAY_RX_DATA_11> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_VALUE = 0" for instance <IODELAY_RX_DATA_11> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "ODELAY_VALUE = 0" for instance <IODELAY_RX_DATA_11> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "REFCLK_FREQUENCY = 200.0000000000000000" for instance <IODELAY_RX_DATA_11> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1482: Instantiating black box module <IODELAY>. Set user-defined property "HIGH_PERFORMANCE_MODE = TRUE" for instance <IODELAY_RX_DATA_12> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_TYPE = VARIABLE" for instance <IODELAY_RX_DATA_12> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_VALUE = 0" for instance <IODELAY_RX_DATA_12> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "ODELAY_VALUE = 0" for instance <IODELAY_RX_DATA_12> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "REFCLK_FREQUENCY = 200.0000000000000000" for instance <IODELAY_RX_DATA_12> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1504: Instantiating black box module <IODELAY>. Set user-defined property "HIGH_PERFORMANCE_MODE = TRUE" for instance <IODELAY_RX_DATA_13> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_TYPE = VARIABLE" for instance <IODELAY_RX_DATA_13> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_VALUE = 0" for instance <IODELAY_RX_DATA_13> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "ODELAY_VALUE = 0" for instance <IODELAY_RX_DATA_13> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "REFCLK_FREQUENCY = 200.0000000000000000" for instance <IODELAY_RX_DATA_13> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1526: Instantiating black box module <IODELAY>. Set user-defined property "HIGH_PERFORMANCE_MODE = TRUE" for instance <IODELAY_RX_DATA_14> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_TYPE = VARIABLE" for instance <IODELAY_RX_DATA_14> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_VALUE = 0" for instance <IODELAY_RX_DATA_14> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "ODELAY_VALUE = 0" for instance <IODELAY_RX_DATA_14> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "REFCLK_FREQUENCY = 200.0000000000000000" for instance <IODELAY_RX_DATA_14> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1548: Instantiating black box module <IODELAY>. Set user-defined property "HIGH_PERFORMANCE_MODE = TRUE" for instance <IODELAY_RX_DATA_15> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_TYPE = VARIABLE" for instance <IODELAY_RX_DATA_15> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_VALUE = 0" for instance <IODELAY_RX_DATA_15> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "ODELAY_VALUE = 0" for instance <IODELAY_RX_DATA_15> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "REFCLK_FREQUENCY = 200.0000000000000000" for instance <IODELAY_RX_DATA_15> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1570: Instantiating black box module <IODELAY>. Set user-defined property "HIGH_PERFORMANCE_MODE = TRUE" for instance <IODELAY_RX_CNTL> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_TYPE = VARIABLE" for instance <IODELAY_RX_CNTL> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "IDELAY_VALUE = 0" for instance <IODELAY_RX_CNTL> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "ODELAY_VALUE = 0" for instance <IODELAY_RX_CNTL> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "REFCLK_FREQUENCY = 200.0000000000000000" for instance <IODELAY_RX_CNTL> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1593: Unconnected output port 'Q1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1593: Unconnected output port 'Q2' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1593: Unconnected output port 'SHIFTOUT1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1593: Unconnected output port 'SHIFTOUT2' of component 'ISERDES_NODELAY'.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1593: Instantiating black box module <ISERDES_NODELAY>. Set user-defined property "BITSLIP_ENABLE = TRUE" for instance <ISERDES_RX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "DATA_RATE = DDR" for instance <ISERDES_RX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "DATA_WIDTH = 4" for instance <ISERDES_RX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q1 = 0" for instance <ISERDES_RX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q2 = 0" for instance <ISERDES_RX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q3 = 0" for instance <ISERDES_RX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q4 = 0" for instance <ISERDES_RX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INTERFACE_TYPE = NETWORKING" for instance <ISERDES_RX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "NUM_CE = 1" for instance <ISERDES_RX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "SERDES_MODE = MASTER" for instance <ISERDES_RX_DATA_00> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1620: Unconnected output port 'Q1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1620: Unconnected output port 'Q2' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1620: Unconnected output port 'SHIFTOUT1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1620: Unconnected output port 'SHIFTOUT2' of component 'ISERDES_NODELAY'.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1620: Instantiating black box module <ISERDES_NODELAY>. Set user-defined property "BITSLIP_ENABLE = TRUE" for instance <ISERDES_RX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "DATA_RATE = DDR" for instance <ISERDES_RX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "DATA_WIDTH = 4" for instance <ISERDES_RX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q1 = 0" for instance <ISERDES_RX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q2 = 0" for instance <ISERDES_RX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q3 = 0" for instance <ISERDES_RX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q4 = 0" for instance <ISERDES_RX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INTERFACE_TYPE = NETWORKING" for instance <ISERDES_RX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "NUM_CE = 1" for instance <ISERDES_RX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "SERDES_MODE = MASTER" for instance <ISERDES_RX_DATA_01> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1647: Unconnected output port 'Q1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1647: Unconnected output port 'Q2' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1647: Unconnected output port 'SHIFTOUT1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1647: Unconnected output port 'SHIFTOUT2' of component 'ISERDES_NODELAY'.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1647: Instantiating black box module <ISERDES_NODELAY>. Set user-defined property "BITSLIP_ENABLE = TRUE" for instance <ISERDES_RX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "DATA_RATE = DDR" for instance <ISERDES_RX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "DATA_WIDTH = 4" for instance <ISERDES_RX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q1 = 0" for instance <ISERDES_RX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q2 = 0" for instance <ISERDES_RX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q3 = 0" for instance <ISERDES_RX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q4 = 0" for instance <ISERDES_RX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INTERFACE_TYPE = NETWORKING" for instance <ISERDES_RX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "NUM_CE = 1" for instance <ISERDES_RX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "SERDES_MODE = MASTER" for instance <ISERDES_RX_DATA_02> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1674: Unconnected output port 'Q1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1674: Unconnected output port 'Q2' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1674: Unconnected output port 'SHIFTOUT1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1674: Unconnected output port 'SHIFTOUT2' of component 'ISERDES_NODELAY'.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1674: Instantiating black box module <ISERDES_NODELAY>. Set user-defined property "BITSLIP_ENABLE = TRUE" for instance <ISERDES_RX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "DATA_RATE = DDR" for instance <ISERDES_RX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "DATA_WIDTH = 4" for instance <ISERDES_RX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q1 = 0" for instance <ISERDES_RX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q2 = 0" for instance <ISERDES_RX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q3 = 0" for instance <ISERDES_RX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q4 = 0" for instance <ISERDES_RX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INTERFACE_TYPE = NETWORKING" for instance <ISERDES_RX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "NUM_CE = 1" for instance <ISERDES_RX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "SERDES_MODE = MASTER" for instance <ISERDES_RX_DATA_03> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1701: Unconnected output port 'Q1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1701: Unconnected output port 'Q2' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1701: Unconnected output port 'SHIFTOUT1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1701: Unconnected output port 'SHIFTOUT2' of component 'ISERDES_NODELAY'.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1701: Instantiating black box module <ISERDES_NODELAY>. Set user-defined property "BITSLIP_ENABLE = TRUE" for instance <ISERDES_RX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "DATA_RATE = DDR" for instance <ISERDES_RX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "DATA_WIDTH = 4" for instance <ISERDES_RX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q1 = 0" for instance <ISERDES_RX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q2 = 0" for instance <ISERDES_RX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q3 = 0" for instance <ISERDES_RX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INIT_Q4 = 0" for instance <ISERDES_RX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "INTERFACE_TYPE = NETWORKING" for instance <ISERDES_RX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "NUM_CE = 1" for instance <ISERDES_RX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_RX>. Set user-defined property "SERDES_MODE = MASTER" for instance <ISERDES_RX_DATA_04> in unit <DDR_6TO1_16CHAN_RT_RX>.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1728: Unconnected output port 'Q1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1728: Unconnected output port 'Q2' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1728: Unconnected output port 'SHIFTOUT1' of component 'ISERDES_NODELAY'.WARNING:Xst:753 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1728: Unconnected output port 'SHIFTOUT2' of component 'ISERDES_NODELAY'.WARNING:Xst:2211 - "E:/linpingping/ATCA_converge_board/LVDS_Serdes_list_FPGA1/DDR_6TO1_16CHAN_RT_RX.vhd" line 1728: Instantiating black box module <ISERDES_NODELAY>. Set user-defined property "BITSLIP_ENABLE = TRUE" for instance <ISERDES_RX_DATA_05> in unit <DDR_6TO1_16CHAN_RT_RX>.
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?