⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 regkeys

📁 FPGA之间的LVDS传输
💻
📖 第 1 页 / 共 4 页
字号:
NUM_PROPERTIES781sprop_100_namePROP_xstNetlistHierarchysprop_100_val"As Optimized"sprop_101_namePROP_XPowerOptVerboseRptsprop_101_val"false"sprop_102_namePROP_XPowerOptLoadXMLFilesprop_102_val"Default"sprop_103_namePROP_XPowerOptOutputFilesprop_103_val"Default"sprop_104_namePROP_XPowerOptLoadVCDFilesprop_104_val"Default"sprop_105_namePROP_XPowerOptLoadPCFFilesprop_105_val"Default"sprop_106_namePROP_XPowerOptInputTclScriptsprop_106_val""sprop_107_namePROP_XPowerOtherXPowerOptssprop_107_val""sprop_108_namePROP_XplorerModesprop_108_val"Off"sprop_109_namePROP_UserEditorPreferencesprop_109_val"ISE Text Editor"sprop_10_namePROP_PostXlateSimTopsprop_10_val"Architecture|lvds_vhd_tb|behavior"sprop_110_namePROP_UserEditorCustomSettingsprop_110_val""sprop_111_namePROP_UserConstraintEditorPreferencesprop_111_val"Constraints Editor"sprop_112_namePROP_FlowDebugLevelsprop_112_val"0"sprop_113_namePROP_FitterReportFormatsprop_113_val"HTML"sprop_114_namePROP_ToolPathModelSimsprop_114_val""sprop_115_namePROP_ToolPathSynplifysprop_115_val""sprop_116_namePROP_ToolPathSynplifyProsprop_116_val""sprop_117_namePROP_ToolPathPrecisionsprop_117_val""sprop_118_namePROP_ToolPathChipscopesprop_118_val""sprop_119_namePROP_Enable_Message_Capturesprop_119_val"true"sprop_11_namePROP_PostMapSimTopsprop_11_val"Architecture|lvds_vhd_tb|behavior"sprop_120_namePROP_Enable_Message_Filteringsprop_120_val"false"sprop_121_namePROP_Enable_Incremental_Messagingsprop_121_val"false"sprop_122_namePROP_lockPinsUcfFilesprop_122_val""sprop_123_namePROP_PrecInputSdcFilesprop_123_val""sprop_124_namePROP_PrecResourceSharingsprop_124_val"true"sprop_125_namePROP_PrecAdvFsmOptimizationsprop_125_val"true"sprop_126_namePROP_PrecUseSafeFsmsprop_126_val"false"sprop_127_namePROP_PrecFsmEncodingsprop_127_val"Auto"sprop_128_namePROP_PrecVhdlSyntaxsprop_128_val"VHDL 93"sprop_129_namePROP_PrecFullCasesprop_129_val"false"sprop_12_namePROP_PostParSimTopsprop_12_val"Architecture|lvds_bist_top_tb|behavior"sprop_130_namePROP_PrecParallelCasesprop_130_val"false"sprop_131_namePROP_PrecArrayBoundsChecksprop_131_val"false"sprop_132_namePROP_PrecAddIOPadssprop_132_val"true"sprop_133_namePROP_PrecTranSetResetToLatchessprop_133_val"true"sprop_134_namePROP_PrecRunRetimingsprop_134_val"false"sprop_135_namePROP_PrecRptclockFreqsprop_135_val"true"sprop_136_namePROP_PrecRptTimingSummarysprop_136_val"true"sprop_137_namePROP_PrecRptCriticalPathssprop_137_val"true"sprop_138_namePROP_PrecRptTimingViolationssprop_138_val"true"sprop_139_namePROP_PrecShowNetFanOutsprop_139_val"true"sprop_13_namePROP_PostFitSimTopsprop_13_val""sprop_140_namePROP_PrecShowClockDomainCrossingsprop_140_val"false"sprop_141_namePROP_PrecRptMissingConstraintssprop_141_val"false"sprop_142_namePROP_PrecOutputFileBasesprop_142_val""sprop_143_namePROP_PrecCreateUcfFromRtlConstraintssprop_143_val"false"sprop_144_namePROP_PrecEdifsprop_144_val"true"sprop_145_namePROP_PrecVerilogsprop_145_val"false"sprop_146_namePROP_PrecVhdlsprop_146_val"false"sprop_147_namePROP_ToolPathLeonardoSpectrumsprop_147_val""sprop_148_namePROP_Parse_Edif_Modulesprop_148_val"false"sprop_149_namePROP_SynthUseFsmExplorerDatasprop_149_val"false"sprop_14_namePROP_PostSynthSimTopsprop_14_val"Architecture|lvds_vhd_tb|behavior"sprop_150_namePROP_SynthSymbolicFsmsprop_150_val"true"sprop_151_namePROP_SynthResourceSharingsprop_151_val"true"sprop_152_namePROP_SynthNumCriticalPathssprop_152_val"0"sprop_153_namePROP_SynthNumStartEndPointssprop_153_val"0"sprop_154_namePROP_WriteVerilogNetlistsprop_154_val"false"sprop_155_namePROP_WriteVHDLNetlistsprop_155_val"false"sprop_156_namePROP_WriteVendorConstFilesprop_156_val"true"sprop_157_namePROP_SynthDisableIOInsertionsprop_157_val"false"sprop_158_namePROP_SynthFanoutsprop_158_val"100"sprop_159_namePROP_ConstFileNamesprop_159_val""sprop_15_namePROP_UseSmartGuidesprop_15_val"false"sprop_160_namePROP_ConstFileAddOptionsprop_160_val"true"sprop_161_namePROP_SynthProcBoundsprop_161_val"true"sprop_162_namePROP_SynthEnumEncodingsprop_162_val"default"sprop_163_namePROP_Verilog2001sprop_163_val"true"sprop_164_namePROP_SynthModularsprop_164_val"false"sprop_165_namePROP_SynthRetimingsprop_165_val"false"sprop_166_namePROP_SynthPipeliningsprop_166_val"true"sprop_167_namePROP_EnableWYSIWYGsprop_167_val"None"sprop_168_namePROP_xcpldUseLocConstsprop_168_val"Always"sprop_169_namePROP_xcpldFitDesInitsprop_169_val"Low"sprop_16_namePROP_PartitionCreateDeletesprop_16_val""sprop_170_namePROP_xcpldFitDesTimingCstsprop_170_val"true"sprop_171_namePROP_CPLDFitkeepiosprop_171_val"false"sprop_172_namePROP_cpldBestFitsprop_172_val"false"sprop_173_namePROP_xcpldFitDesMultiLogicOptsprop_173_val"true"sprop_174_namePROP_cpldfit_otherCmdLineOptionssprop_174_val""sprop_175_namePROP_fitGenSimModelsprop_175_val"false"sprop_176_namePROP_cpldfitHDLeqStylesprop_176_val"Source"sprop_177_namePROP_xcpldFitDesSlewsprop_177_val"Fast"sprop_178_namePROP_xcpldUseGlobalClockssprop_178_val"true"sprop_179_namePROP_xcpldUseGlobalOutputEnablessprop_179_val"true"sprop_17_namePROP_PartitionForceSynthsprop_17_val""sprop_180_namePROP_xcpldUseGlobalSetResetsprop_180_val"true"sprop_181_namePROP_hprep6_autosigsprop_181_val"false"sprop_182_namePROP_hprep6_otherCmdLineOptionssprop_182_val""sprop_183_namePROP_xcpldFittimRptOptionsprop_183_val"Summary"sprop_184_namePROP_taengine_otherCmdLineOptionssprop_184_val""sprop_185_namePROP_xilxSynthMacroPreservesprop_185_val"true"sprop_186_namePROP_xilxSynthXORPreservesprop_186_val"true"sprop_187_namePROP_xilxSynthKeepHierarchy_CPLDsprop_187_val"Yes"sprop_188_namePROP_PlsClockEnablesprop_188_val"true"sprop_189_namePROP_CompxlibAbelLibsprop_189_val"true"sprop_18_namePROP_PartitionForceTranslatesprop_18_val""sprop_190_namePROP_CompxlibCPLDDetLibsprop_190_val"true"sprop_191_namePROP_xcpldFitTemplate_xpla3sprop_191_val"Optimize Density"sprop_192_namePROP_FunctionBlockInputLimitsprop_192_val"38"sprop_193_namePROP_xcpldFitDesInputLmt_xbrsprop_193_val"32"sprop_194_namePROP_xcpldFitDesUnusedsprop_194_val"Keeper"sprop_195_namePROP_xcpldFitDesTriModesprop_195_val"Keeper"sprop_196_namePROP_xcpldFitDesVoltsprop_196_val"LVCMOS18"sprop_197_namePROP_UseDataGatesprop_197_val"true"sprop_198_namePROP_xilxBitgCfg_GenOpt_IEEE1532File_xbrsprop_198_val"false"sprop_199_namePROP_xilxNgdbldURsprop_199_val""sprop_19_namePROP_PartitionForcePlacementsprop_19_val""sprop_1_namePROP_SteCreatedBysprop_1_val""sprop_200_namePROP_mapIgnoreTimingConstraintssprop_200_val"false"sprop_201_namePROP_mapTimingAnalyzerLoadDesignsprop_201_val"true"sprop_202_namePROP_parTimingAnalyzerLoadDesignsprop_202_val"true"sprop_203_namePROP_ngdbuildUseLOCConstraintssprop_203_val"true"sprop_204_namePROP_xilxNgdbldNTTypesprop_204_val"Timestamp"sprop_205_namePROP_xilxNgdbldIOPadssprop_205_val"false"sprop_206_namePROP_xilxNgdbldUnexpBlkssprop_206_val"false"sprop_207_namePROP_xilxNgdbldPresHierarchysprop_207_val"false"sprop_208_namePROP_xilxMapTrimUnconnSigsprop_208_val"true"sprop_209_namePROP_xilxMapReplicateLogicsprop_209_val"true"sprop_20_namePROP_DesignNamesprop_20_val"xapp860"sprop_210_namePROP_xilxMapAllowLogicOptsprop_210_val"false"sprop_211_namePROP_xilxMapCoverModesprop_211_val"Area"sprop_212_namePROP_xilxMapReportDetailsprop_212_val"false"sprop_213_namePROP_mapUseRLOCConstraintssprop_213_val"true"sprop_214_namePROP_xilxMapPackRegIntosprop_214_val"Off"sprop_215_namePROP_xilxMapDisableRegOrderingsprop_215_val"false"sprop_216_namePROP_xilxTriStateBuffTXModesprop_216_val"Off"sprop_217_namePROP_xilxMapSliceLogicInUnusedBRAMssprop_217_val"false"sprop_218_namePROP_MapGlobalOptimizationsprop_218_val"false"sprop_219_namePROP_map_otherCmdLineOptionssprop_219_val""sprop_21_namePROP_Dummysprop_21_val"dum1"sprop_220_namePROP_xilxPARplacerEffortLevelsprop_220_val"None"sprop_221_namePROP_xilxPARrouterEffortLevelsprop_221_val"None"sprop_222_namePROP_xilxPARplacerCostTablesprop_222_val"1"sprop_223_namePROP_xilxPARstratsprop_223_val"Normal Place and Route"sprop_224_namePROP_parUseTimingConstraintssprop_224_val"true"sprop_225_namePROP_parIgnoreTimingConstraintssprop_225_val"false"sprop_226_namePROP_xilxPARuseBondedIOsprop_226_val"false"sprop_227_namePROP_par_otherCmdLineOptionssprop_227_val""sprop_228_namePROP_mpprViewParRptsForAllRsltsprop_228_val"true"sprop_229_namePROP_mpprViewPadRptsForAllRsltsprop_229_val"true"sprop_22_namePROP_LastAppliedGoalsprop_22_val"Balanced"sprop_230_namePROP_mpprRsltToCopysprop_230_val""sprop_231_namePROP_xilxBitgCfg_GenOpt_DRCsprop_231_val"true"sprop_232_namePROP_xilxBitgCfg_GenOpt_BitFilesprop_232_val"true"sprop_233_namePROP_xilxBitgCfg_GenOpt_BinaryFilesprop_233_val"false"sprop_234_namePROP_xilxBitgCfg_GenOpt_ASCIIFilesprop_234_val"false"sprop_235_namePROP_xilxBitgCfg_GenOpt_Compresssprop_235_val"false"sprop_236_namePROP_xilxBitgCfg_GenOpt_GClkDel0sprop_236_val"11111"sprop_237_namePROP_xilxBitgCfg_GenOpt_GClkDel1sprop_237_val"11111"sprop_238_namePROP_xilxBitgCfg_GenOpt_GClkDel2sprop_238_val"11111"sprop_239_namePROP_xilxBitgCfg_GenOpt_GClkDel3sprop_239_val"11111"sprop_23_namePROP_LastAppliedStrategysprop_23_val"Xilinx Default (unlocked)"sprop_240_namePROP_bitgen_otherCmdLineOptionssprop_240_val""sprop_241_namePROP_xilxBitgCfg_Ratesprop_241_val"4"sprop_242_namePROP_xilxBitgCfg_Clksprop_242_val"Pull Up"sprop_243_namePROP_xilxBitgCfg_M0sprop_243_val"Pull Up"sprop_244_namePROP_xilxBitgCfg_M1sprop_244_val"Pull Up"sprop_245_namePROP_xilxBitgCfg_M2sprop_245_val"Pull Up"sprop_246_namePROP_xilxBitgCfg_Pgmsprop_246_val"Pull Up"sprop_247_namePROP_xilxBitgCfg_Donesprop_247_val"Pull Up"sprop_248_namePROP_xilxBitgCfg_TCKsprop_248_val"Pull Up"sprop_249_namePROP_xilxBitgCfg_TDIsprop_249_val"Pull Up"sprop_24_namePROP_LastUnlockStatussprop_24_val"false"sprop_250_namePROP_xilxBitgCfg_TDOsprop_250_val"Pull Up"sprop_251_namePROP_xilxBitgCfg_TMSsprop_251_val"Pull Up"sprop_252_namePROP_xilxBitgCfg_Unusedsprop_252_val"Pull Down"sprop_253_namePROP_xilxBitgCfg_Codesprop_253_val"0xFFFFFFFF"sprop_254_namePROP_xilxBitgStart_Clksprop_254_val"CCLK"sprop_255_namePROP_xilxBitgStart_IntDonesprop_255_val"false"sprop_256_namePROP_xilxBitgStart_Clk_Donesprop_256_val"Default (4)"sprop_257_namePROP_xilxBitgStart_Clk_EnOutsprop_257_val"Default (5)"sprop_258_namePROP_xilxBitgStart_Clk_RelSetsprop_258_val"Default (6)"sprop_259_namePROP_xilxBitgStart_Clk_WrtEnsprop_259_val"Default (6)"sprop_25_namePROP_UserBrowsedStrategyFilessprop_25_val""sprop_260_namePROP_xilxBitgStart_Clk_RelDLLsprop_260_val"Default (NoWait)"sprop_261_namePROP_xilxBitgStart_Clk_DriveDonesprop_261_val"false"sprop_262_namePROP_xilxBitgReadBk_Secsprop_262_val"Enable Readback and Reconfiguration"sprop_263_namePROP_xilxBitgCfg_GenOpt_ReadBacksprop_263_val"false"sprop_264_namePROP_CurrentFloorplanFilesprop_264_val""sprop_265_namePROP_xilxPreTrceRptsprop_265_val"Verbose Report"sprop_266_namePROP_xilxPreTrceRptLimitsprop_266_val"3"sprop_267_namePROP_xilxPreTrceAdvAnasprop_267_val"false"sprop_268_namePROP_xilxPreTrceUncovPathsprop_268_val""sprop_269_namePROP_xilxPreTrceEndpointPathsprop_269_val""sprop_26_namePROP_SimUseCustom_launchMSimsprop_26_val"false"sprop_270_namePROP_PreTrceFastPathsprop_270_val"false"sprop_271_namePROP_xilxPostTrceRptsprop_271_val"Verbose Report"sprop_272_namePROP_xilxPostTrceRptLimitsprop_272_val"3"sprop_273_namePROP_xilxPostTrceAdvAnasprop_273_val"false"sprop_274_namePROP_xilxPostTrceUncovPathsprop_274_val""sprop_275_namePROP_xilxPostTrceEndpointPathsprop_275_val""sprop_276_namePROP_PostTrceFastPathsprop_276_val"false"s

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -