📄 myfx2.tan.rpt
字号:
+--------------------------+
; Timing Analyzer Messages ;
+--------------------------+
Info: *******************************************************************
Info: Running Quartus II Timing Analyzer
Info: Version 5.0 Build 148 04/26/2005 SJ Full Version
Info: Processing started: Tue Feb 06 19:48:51 2007
Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off MYFX2 -c MYFX2 --timing_analysis_only
Warning: Found pins functioning as undefined clocks and/or memory enables
Info: Assuming node "MMCLK" is an undefined clock
Warning: Found 1 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew
Info: Detected ripple clock "Mega_cnt[23]" as buffer
Info: Clock "MMCLK" Internal fmax is restricted to 275.03 MHz between source register "Mega_cnt[3]" and destination register "Mega_cnt[22]"
Info: fmax restricted to Clock High delay (1.818 ns) plus Clock Low delay (1.818 ns) : restricted to 3.636 ns. Expand message to see actual delay path.
Info: + Longest register to register delay is 2.835 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X34_Y16_N6; Fanout = 3; REG Node = 'Mega_cnt[3]'
Info: 2: + IC(0.523 ns) + CELL(0.575 ns) = 1.098 ns; Loc. = LC_X34_Y16_N6; Fanout = 2; COMB Node = 'Mega_cnt[3]~249COUT1_267'
Info: 3: + IC(0.000 ns) + CELL(0.080 ns) = 1.178 ns; Loc. = LC_X34_Y16_N7; Fanout = 2; COMB Node = 'Mega_cnt[4]~245COUT1_268'
Info: 4: + IC(0.000 ns) + CELL(0.080 ns) = 1.258 ns; Loc. = LC_X34_Y16_N8; Fanout = 2; COMB Node = 'Mega_cnt[5]~241COUT1_269'
Info: 5: + IC(0.000 ns) + CELL(0.258 ns) = 1.516 ns; Loc. = LC_X34_Y16_N9; Fanout = 6; COMB Node = 'Mega_cnt[6]~237'
Info: 6: + IC(0.000 ns) + CELL(0.136 ns) = 1.652 ns; Loc. = LC_X34_Y15_N4; Fanout = 6; COMB Node = 'Mega_cnt[11]~217'
Info: 7: + IC(0.000 ns) + CELL(0.208 ns) = 1.860 ns; Loc. = LC_X34_Y15_N9; Fanout = 6; COMB Node = 'Mega_cnt[16]~197'
Info: 8: + IC(0.000 ns) + CELL(0.136 ns) = 1.996 ns; Loc. = LC_X34_Y14_N4; Fanout = 2; COMB Node = 'Mega_cnt[21]~177'
Info: 9: + IC(0.000 ns) + CELL(0.839 ns) = 2.835 ns; Loc. = LC_X34_Y14_N5; Fanout = 3; REG Node = 'Mega_cnt[22]'
Info: Total cell delay = 2.312 ns ( 81.55 % )
Info: Total interconnect delay = 0.523 ns ( 18.45 % )
Info: - Smallest clock skew is -0.019 ns
Info: + Shortest clock path from clock "MMCLK" to destination register is 4.249 ns
Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 24; CLK Node = 'MMCLK'
Info: 2: + IC(2.069 ns) + CELL(0.711 ns) = 4.249 ns; Loc. = LC_X34_Y14_N5; Fanout = 3; REG Node = 'Mega_cnt[22]'
Info: Total cell delay = 2.180 ns ( 51.31 % )
Info: Total interconnect delay = 2.069 ns ( 48.69 % )
Info: - Longest clock path from clock "MMCLK" to source register is 4.268 ns
Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 24; CLK Node = 'MMCLK'
Info: 2: + IC(2.088 ns) + CELL(0.711 ns) = 4.268 ns; Loc. = LC_X34_Y16_N6; Fanout = 3; REG Node = 'Mega_cnt[3]'
Info: Total cell delay = 2.180 ns ( 51.08 % )
Info: Total interconnect delay = 2.088 ns ( 48.92 % )
Info: + Micro clock to output delay of source is 0.224 ns
Info: + Micro setup delay of destination is 0.037 ns
Info: tsu for register "LDT" (data pin = "nRESET", clock pin = "MMCLK") is -2.020 ns
Info: + Longest pin to register delay is 3.705 ns
Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_29; Fanout = 25; PIN Node = 'nRESET'
Info: 2: + IC(1.369 ns) + CELL(0.867 ns) = 3.705 ns; Loc. = LC_X34_Y14_N9; Fanout = 2; REG Node = 'LDT'
Info: Total cell delay = 2.336 ns ( 63.05 % )
Info: Total interconnect delay = 1.369 ns ( 36.95 % )
Info: + Micro setup delay of destination is 0.037 ns
Info: - Shortest clock path from clock "MMCLK" to destination register is 5.762 ns
Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 24; CLK Node = 'MMCLK'
Info: 2: + IC(2.069 ns) + CELL(0.935 ns) = 4.473 ns; Loc. = LC_X34_Y14_N6; Fanout = 2; REG Node = 'Mega_cnt[23]'
Info: 3: + IC(0.578 ns) + CELL(0.711 ns) = 5.762 ns; Loc. = LC_X34_Y14_N9; Fanout = 2; REG Node = 'LDT'
Info: Total cell delay = 3.115 ns ( 54.06 % )
Info: Total interconnect delay = 2.647 ns ( 45.94 % )
Info: tco from clock "MMCLK" to destination pin "LED[3]" through register "LDT" is 10.087 ns
Info: + Longest clock path from clock "MMCLK" to source register is 5.762 ns
Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 24; CLK Node = 'MMCLK'
Info: 2: + IC(2.069 ns) + CELL(0.935 ns) = 4.473 ns; Loc. = LC_X34_Y14_N6; Fanout = 2; REG Node = 'Mega_cnt[23]'
Info: 3: + IC(0.578 ns) + CELL(0.711 ns) = 5.762 ns; Loc. = LC_X34_Y14_N9; Fanout = 2; REG Node = 'LDT'
Info: Total cell delay = 3.115 ns ( 54.06 % )
Info: Total interconnect delay = 2.647 ns ( 45.94 % )
Info: + Micro clock to output delay of source is 0.224 ns
Info: + Longest register to pin delay is 4.101 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X34_Y14_N9; Fanout = 2; REG Node = 'LDT'
Info: 2: + IC(1.977 ns) + CELL(2.124 ns) = 4.101 ns; Loc. = PIN_179; Fanout = 0; PIN Node = 'LED[3]'
Info: Total cell delay = 2.124 ns ( 51.79 % )
Info: Total interconnect delay = 1.977 ns ( 48.21 % )
Info: Longest tpd from source pin "PA[1]" to destination pin "LED[1]" is 13.264 ns
Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_43; Fanout = 1; PIN Node = 'PA[1]'
Info: 2: + IC(9.687 ns) + CELL(2.108 ns) = 13.264 ns; Loc. = PIN_181; Fanout = 0; PIN Node = 'LED[1]'
Info: Total cell delay = 3.577 ns ( 26.97 % )
Info: Total interconnect delay = 9.687 ns ( 73.03 % )
Info: th for register "LDT" (data pin = "nRESET", clock pin = "MMCLK") is 2.072 ns
Info: + Longest clock path from clock "MMCLK" to destination register is 5.762 ns
Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 24; CLK Node = 'MMCLK'
Info: 2: + IC(2.069 ns) + CELL(0.935 ns) = 4.473 ns; Loc. = LC_X34_Y14_N6; Fanout = 2; REG Node = 'Mega_cnt[23]'
Info: 3: + IC(0.578 ns) + CELL(0.711 ns) = 5.762 ns; Loc. = LC_X34_Y14_N9; Fanout = 2; REG Node = 'LDT'
Info: Total cell delay = 3.115 ns ( 54.06 % )
Info: Total interconnect delay = 2.647 ns ( 45.94 % )
Info: + Micro hold delay of destination is 0.015 ns
Info: - Shortest pin to register delay is 3.705 ns
Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_29; Fanout = 25; PIN Node = 'nRESET'
Info: 2: + IC(1.369 ns) + CELL(0.867 ns) = 3.705 ns; Loc. = LC_X34_Y14_N9; Fanout = 2
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -