⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 syndrome.v

📁 这是rs(255
💻 V
📖 第 1 页 / 共 2 页
字号:
		y[5] = x[0] ^ x[1] ^ x[6];		y[6] = x[0] ^ x[1] ^ x[2] ^ x[7];		y[7] = x[1] ^ x[3] ^ x[4] ^ x[5] ^ x[6] ^ x[7];	endendmodulemodule rsdec_syn_m24 (y, x);	input [7:0] x;	output [7:0] y;	reg [7:0] y;	always @ (x)	begin		y[0] = x[1] ^ x[3] ^ x[4] ^ x[5] ^ x[6] ^ x[7];		y[1] = x[0] ^ x[1] ^ x[2] ^ x[3];		y[2] = x[2] ^ x[5] ^ x[6] ^ x[7];		y[3] = x[3] ^ x[6] ^ x[7];		y[4] = x[4] ^ x[7];		y[5] = x[0] ^ x[5];		y[6] = x[0] ^ x[1] ^ x[6];		y[7] = x[0] ^ x[2] ^ x[3] ^ x[4] ^ x[5] ^ x[6];	endendmodulemodule rsdec_syn_m25 (y, x);	input [7:0] x;	output [7:0] y;	reg [7:0] y;	always @ (x)	begin		y[0] = x[0] ^ x[2] ^ x[3] ^ x[4] ^ x[5] ^ x[6];		y[1] = x[0] ^ x[1] ^ x[2] ^ x[7];		y[2] = x[1] ^ x[4] ^ x[5] ^ x[6];		y[3] = x[2] ^ x[5] ^ x[6] ^ x[7];		y[4] = x[3] ^ x[6] ^ x[7];		y[5] = x[4] ^ x[7];		y[6] = x[0] ^ x[5];		y[7] = x[1] ^ x[2] ^ x[3] ^ x[4] ^ x[5];	endendmodulemodule rsdec_syn_m26 (y, x);	input [7:0] x;	output [7:0] y;	reg [7:0] y;	always @ (x)	begin		y[0] = x[1] ^ x[2] ^ x[3] ^ x[4] ^ x[5];		y[1] = x[0] ^ x[1] ^ x[6];		y[2] = x[0] ^ x[3] ^ x[4] ^ x[5] ^ x[7];		y[3] = x[1] ^ x[4] ^ x[5] ^ x[6];		y[4] = x[2] ^ x[5] ^ x[6] ^ x[7];		y[5] = x[3] ^ x[6] ^ x[7];		y[6] = x[4] ^ x[7];		y[7] = x[0] ^ x[1] ^ x[2] ^ x[3] ^ x[4];	endendmodulemodule rsdec_syn_m27 (y, x);	input [7:0] x;	output [7:0] y;	reg [7:0] y;	always @ (x)	begin		y[0] = x[0] ^ x[1] ^ x[2] ^ x[3] ^ x[4];		y[1] = x[0] ^ x[5];		y[2] = x[2] ^ x[3] ^ x[4] ^ x[6];		y[3] = x[0] ^ x[3] ^ x[4] ^ x[5] ^ x[7];		y[4] = x[1] ^ x[4] ^ x[5] ^ x[6];		y[5] = x[2] ^ x[5] ^ x[6] ^ x[7];		y[6] = x[3] ^ x[6] ^ x[7];		y[7] = x[0] ^ x[1] ^ x[2] ^ x[3] ^ x[7];	endendmodulemodule rsdec_syn_m28 (y, x);	input [7:0] x;	output [7:0] y;	reg [7:0] y;	always @ (x)	begin		y[0] = x[0] ^ x[1] ^ x[2] ^ x[3] ^ x[7];		y[1] = x[4] ^ x[7];		y[2] = x[1] ^ x[2] ^ x[3] ^ x[5] ^ x[7];		y[3] = x[2] ^ x[3] ^ x[4] ^ x[6];		y[4] = x[0] ^ x[3] ^ x[4] ^ x[5] ^ x[7];		y[5] = x[1] ^ x[4] ^ x[5] ^ x[6];		y[6] = x[2] ^ x[5] ^ x[6] ^ x[7];		y[7] = x[0] ^ x[1] ^ x[2] ^ x[6];	endendmodulemodule rsdec_syn_m29 (y, x);	input [7:0] x;	output [7:0] y;	reg [7:0] y;	always @ (x)	begin		y[0] = x[0] ^ x[1] ^ x[2] ^ x[6];		y[1] = x[3] ^ x[6] ^ x[7];		y[2] = x[0] ^ x[1] ^ x[2] ^ x[4] ^ x[6] ^ x[7];		y[3] = x[1] ^ x[2] ^ x[3] ^ x[5] ^ x[7];		y[4] = x[2] ^ x[3] ^ x[4] ^ x[6];		y[5] = x[0] ^ x[3] ^ x[4] ^ x[5] ^ x[7];		y[6] = x[1] ^ x[4] ^ x[5] ^ x[6];		y[7] = x[0] ^ x[1] ^ x[5] ^ x[7];	endendmodulemodule rsdec_syn_m30 (y, x);	input [7:0] x;	output [7:0] y;	reg [7:0] y;	always @ (x)	begin		y[0] = x[0] ^ x[1] ^ x[5] ^ x[7];		y[1] = x[2] ^ x[5] ^ x[6] ^ x[7];		y[2] = x[0] ^ x[1] ^ x[3] ^ x[5] ^ x[6];		y[3] = x[0] ^ x[1] ^ x[2] ^ x[4] ^ x[6] ^ x[7];		y[4] = x[1] ^ x[2] ^ x[3] ^ x[5] ^ x[7];		y[5] = x[2] ^ x[3] ^ x[4] ^ x[6];		y[6] = x[0] ^ x[3] ^ x[4] ^ x[5] ^ x[7];		y[7] = x[0] ^ x[4] ^ x[6] ^ x[7];	endendmodulemodule rsdec_syn_m31 (y, x);	input [7:0] x;	output [7:0] y;	reg [7:0] y;	always @ (x)	begin		y[0] = x[0] ^ x[4] ^ x[6] ^ x[7];		y[1] = x[1] ^ x[4] ^ x[5] ^ x[6];		y[2] = x[0] ^ x[2] ^ x[4] ^ x[5];		y[3] = x[0] ^ x[1] ^ x[3] ^ x[5] ^ x[6];		y[4] = x[0] ^ x[1] ^ x[2] ^ x[4] ^ x[6] ^ x[7];		y[5] = x[1] ^ x[2] ^ x[3] ^ x[5] ^ x[7];		y[6] = x[2] ^ x[3] ^ x[4] ^ x[6];		y[7] = x[3] ^ x[5] ^ x[6];	endendmodulemodule rsdec_syn (y0, y1, y2, y3, y4, y5, y6, y7, y8, y9, y10, y11, y12, y13, y14, y15, y16, y17, y18, y19, y20, y21, y22, y23, y24, y25, y26, y27, y28, y29, y30, y31, u, enable, shift, init, clk, clrn);	input [7:0] u;	input clk, clrn, shift, init, enable;	output [7:0] y0;	output [7:0] y1;	output [7:0] y2;	output [7:0] y3;	output [7:0] y4;	output [7:0] y5;	output [7:0] y6;	output [7:0] y7;	output [7:0] y8;	output [7:0] y9;	output [7:0] y10;	output [7:0] y11;	output [7:0] y12;	output [7:0] y13;	output [7:0] y14;	output [7:0] y15;	output [7:0] y16;	output [7:0] y17;	output [7:0] y18;	output [7:0] y19;	output [7:0] y20;	output [7:0] y21;	output [7:0] y22;	output [7:0] y23;	output [7:0] y24;	output [7:0] y25;	output [7:0] y26;	output [7:0] y27;	output [7:0] y28;	output [7:0] y29;	output [7:0] y30;	output [7:0] y31;	reg [7:0] y0;	reg [7:0] y1;	reg [7:0] y2;	reg [7:0] y3;	reg [7:0] y4;	reg [7:0] y5;	reg [7:0] y6;	reg [7:0] y7;	reg [7:0] y8;	reg [7:0] y9;	reg [7:0] y10;	reg [7:0] y11;	reg [7:0] y12;	reg [7:0] y13;	reg [7:0] y14;	reg [7:0] y15;	reg [7:0] y16;	reg [7:0] y17;	reg [7:0] y18;	reg [7:0] y19;	reg [7:0] y20;	reg [7:0] y21;	reg [7:0] y22;	reg [7:0] y23;	reg [7:0] y24;	reg [7:0] y25;	reg [7:0] y26;	reg [7:0] y27;	reg [7:0] y28;	reg [7:0] y29;	reg [7:0] y30;	reg [7:0] y31;	wire [7:0] scale0;	wire [7:0] scale1;	wire [7:0] scale2;	wire [7:0] scale3;	wire [7:0] scale4;	wire [7:0] scale5;	wire [7:0] scale6;	wire [7:0] scale7;	wire [7:0] scale8;	wire [7:0] scale9;	wire [7:0] scale10;	wire [7:0] scale11;	wire [7:0] scale12;	wire [7:0] scale13;	wire [7:0] scale14;	wire [7:0] scale15;	wire [7:0] scale16;	wire [7:0] scale17;	wire [7:0] scale18;	wire [7:0] scale19;	wire [7:0] scale20;	wire [7:0] scale21;	wire [7:0] scale22;	wire [7:0] scale23;	wire [7:0] scale24;	wire [7:0] scale25;	wire [7:0] scale26;	wire [7:0] scale27;	wire [7:0] scale28;	wire [7:0] scale29;	wire [7:0] scale30;	wire [7:0] scale31;	rsdec_syn_m0 m0 (scale0, y0);	rsdec_syn_m1 m1 (scale1, y1);	rsdec_syn_m2 m2 (scale2, y2);	rsdec_syn_m3 m3 (scale3, y3);	rsdec_syn_m4 m4 (scale4, y4);	rsdec_syn_m5 m5 (scale5, y5);	rsdec_syn_m6 m6 (scale6, y6);	rsdec_syn_m7 m7 (scale7, y7);	rsdec_syn_m8 m8 (scale8, y8);	rsdec_syn_m9 m9 (scale9, y9);	rsdec_syn_m10 m10 (scale10, y10);	rsdec_syn_m11 m11 (scale11, y11);	rsdec_syn_m12 m12 (scale12, y12);	rsdec_syn_m13 m13 (scale13, y13);	rsdec_syn_m14 m14 (scale14, y14);	rsdec_syn_m15 m15 (scale15, y15);	rsdec_syn_m16 m16 (scale16, y16);	rsdec_syn_m17 m17 (scale17, y17);	rsdec_syn_m18 m18 (scale18, y18);	rsdec_syn_m19 m19 (scale19, y19);	rsdec_syn_m20 m20 (scale20, y20);	rsdec_syn_m21 m21 (scale21, y21);	rsdec_syn_m22 m22 (scale22, y22);	rsdec_syn_m23 m23 (scale23, y23);	rsdec_syn_m24 m24 (scale24, y24);	rsdec_syn_m25 m25 (scale25, y25);	rsdec_syn_m26 m26 (scale26, y26);	rsdec_syn_m27 m27 (scale27, y27);	rsdec_syn_m28 m28 (scale28, y28);	rsdec_syn_m29 m29 (scale29, y29);	rsdec_syn_m30 m30 (scale30, y30);	rsdec_syn_m31 m31 (scale31, y31);	always @ (posedge clk or negedge clrn)	begin		if (~clrn)		begin			y0 <= 0;			y1 <= 0;			y2 <= 0;			y3 <= 0;			y4 <= 0;			y5 <= 0;			y6 <= 0;			y7 <= 0;			y8 <= 0;			y9 <= 0;			y10 <= 0;			y11 <= 0;			y12 <= 0;			y13 <= 0;			y14 <= 0;			y15 <= 0;			y16 <= 0;			y17 <= 0;			y18 <= 0;			y19 <= 0;			y20 <= 0;			y21 <= 0;			y22 <= 0;			y23 <= 0;			y24 <= 0;			y25 <= 0;			y26 <= 0;			y27 <= 0;			y28 <= 0;			y29 <= 0;			y30 <= 0;			y31 <= 0;		end		else if (init)		begin			y0 <= u;			y1 <= u;			y2 <= u;			y3 <= u;			y4 <= u;			y5 <= u;			y6 <= u;			y7 <= u;			y8 <= u;			y9 <= u;			y10 <= u;			y11 <= u;			y12 <= u;			y13 <= u;			y14 <= u;			y15 <= u;			y16 <= u;			y17 <= u;			y18 <= u;			y19 <= u;			y20 <= u;			y21 <= u;			y22 <= u;			y23 <= u;			y24 <= u;			y25 <= u;			y26 <= u;			y27 <= u;			y28 <= u;			y29 <= u;			y30 <= u;			y31 <= u;		end		else if (enable)		begin			y0 <= scale0 ^ u;			y1 <= scale1 ^ u;			y2 <= scale2 ^ u;			y3 <= scale3 ^ u;			y4 <= scale4 ^ u;			y5 <= scale5 ^ u;			y6 <= scale6 ^ u;			y7 <= scale7 ^ u;			y8 <= scale8 ^ u;			y9 <= scale9 ^ u;			y10 <= scale10 ^ u;			y11 <= scale11 ^ u;			y12 <= scale12 ^ u;			y13 <= scale13 ^ u;			y14 <= scale14 ^ u;			y15 <= scale15 ^ u;			y16 <= scale16 ^ u;			y17 <= scale17 ^ u;			y18 <= scale18 ^ u;			y19 <= scale19 ^ u;			y20 <= scale20 ^ u;			y21 <= scale21 ^ u;			y22 <= scale22 ^ u;			y23 <= scale23 ^ u;			y24 <= scale24 ^ u;			y25 <= scale25 ^ u;			y26 <= scale26 ^ u;			y27 <= scale27 ^ u;			y28 <= scale28 ^ u;			y29 <= scale29 ^ u;			y30 <= scale30 ^ u;			y31 <= scale31 ^ u;		end		else if (shift)		begin			y0 <= y1;			y1 <= y2;			y2 <= y3;			y3 <= y4;			y4 <= y5;			y5 <= y6;			y6 <= y7;			y7 <= y8;			y8 <= y9;			y9 <= y10;			y10 <= y11;			y11 <= y12;			y12 <= y13;			y13 <= y14;			y14 <= y15;			y15 <= y16;			y16 <= y17;			y17 <= y18;			y18 <= y19;			y19 <= y20;			y20 <= y21;			y21 <= y22;			y22 <= y23;			y23 <= y24;			y24 <= y25;			y25 <= y26;			y26 <= y27;			y27 <= y28;			y28 <= y29;			y29 <= y30;			y30 <= y31;			y31 <= y0;		end	endendmodule

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -