⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 sp306_led_top.twr

📁 本实例是学习fpga的入门程序 希望大家喜欢
💻 TWR
字号:
--------------------------------------------------------------------------------
Release 9.1i Trace 
Copyright (c) 1995-2007 Xilinx, Inc.  All rights reserved.

D:\Xilinx9.1\bin\nt\trce.exe -ise E:/fpgaproject/ledtest/ledtest.ise -intstyle
ise -e 3 -s 4 -xml sp306_led_top sp306_led_top.ncd -o sp306_led_top.twr
sp306_led_top.pcf -ucf sp306_led_top.ucf

Design file:              sp306_led_top.ncd
Physical constraint file: sp306_led_top.pcf
Device,package,speed:     xc3s400,pq208,-4 (PRODUCTION 1.39 2006-10-19)
Report level:             error report

Environment Variable      Effect 
--------------------      ------ 
NONE                      No environment variables were set
--------------------------------------------------------------------------------

INFO:Timing:2752 - To get complete path coverage, use the unconstrained paths 
   option. All paths that are not constrained will be reported in the 
   unconstrained paths section(s) of the report.
INFO:Timing:3339 - The clock-to-out numbers in this timing report are based on 
   a 50 Ohm transmission line loading model.  For the details of this model, 
   and for more information on accounting for different loading conditions, 
   please see the device datasheet.

================================================================================
Timing constraint: TS_clk = PERIOD TIMEGRP "clk" 20 ns HIGH 50%;

 1688 items analyzed, 0 timing errors detected. (0 setup errors, 0 hold errors)
 Minimum period is   6.162ns.
--------------------------------------------------------------------------------


All constraints were met.


Data Sheet report:
-----------------
All values displayed in nanoseconds (ns)

Clock to Setup on destination clock clk
---------------+---------+---------+---------+---------+
               | Src:Rise| Src:Fall| Src:Rise| Src:Fall|
Source Clock   |Dest:Rise|Dest:Rise|Dest:Fall|Dest:Fall|
---------------+---------+---------+---------+---------+
clk            |    6.162|         |         |         |
---------------+---------+---------+---------+---------+


Timing summary:
---------------

Timing errors: 0  Score: 0

Constraints cover 1688 paths, 0 nets, and 183 connections

Design statistics:
   Minimum period:   6.162ns   (Maximum frequency: 162.285MHz)


Analysis completed Tue May 05 14:05:27 2009
--------------------------------------------------------------------------------

Trace Settings:
-------------------------
Trace Settings 

Peak Memory Usage: 99 MB



⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -