📄 kn_cnt16.tan.rpt
字号:
Timing Analyzer report for kn_cnt16
Tue Mar 13 10:39:59 2007
Version 6.0 Build 202 06/20/2006 Service Pack 1 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Summary
3. Timing Analyzer Settings
4. Clock Settings Summary
5. Clock Setup: 'clk'
6. tsu
7. tco
8. th
9. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+--------------------------------------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+-------+---------------+----------------------------------+-----------+-----------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+-------+---------------+----------------------------------+-----------+-----------+------------+----------+--------------+
; Worst-case tsu ; N/A ; None ; 7.224 ns ; updn ; q[3]~reg0 ; -- ; clk ; 0 ;
; Worst-case tco ; N/A ; None ; 9.574 ns ; q[3]~reg0 ; q[3] ; clk ; -- ; 0 ;
; Worst-case th ; N/A ; None ; 0.526 ns ; d[2] ; q[2]~reg0 ; -- ; clk ; 0 ;
; Clock Setup: 'clk' ; N/A ; None ; 323.10 MHz ( period = 3.095 ns ) ; q[0]~reg0 ; q[3]~reg0 ; clk ; clk ; 0 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 0 ;
+------------------------------+-------+---------------+----------------------------------+-----------+-----------+------------+----------+--------------+
+------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Option ; Setting ; From ; To ; Entity Name ;
+-------------------------------------------------------+--------------------+------+----+-------------+
; Device Name ; EP2C8T144C8 ; ; ; ;
; Timing Models ; Final ; ; ; ;
; Number of source nodes to report per destination node ; 10 ; ; ; ;
; Number of destination nodes to report ; 10 ; ; ; ;
; Number of paths to report ; 200 ; ; ; ;
; Report Minimum Timing Checks ; Off ; ; ; ;
; Use Fast Timing Models ; Off ; ; ; ;
; Report IO Paths Separately ; Off ; ; ; ;
; Default hold multicycle ; Same As Multicycle ; ; ; ;
; Cut paths between unrelated clock domains ; On ; ; ; ;
; Cut off read during write signal paths ; On ; ; ; ;
; Cut off feedback from I/O pins ; On ; ; ; ;
; Report Combined Fast/Slow Timing ; Off ; ; ; ;
; Ignore Clock Settings ; Off ; ; ; ;
; Analyze latches as synchronous elements ; On ; ; ; ;
; Enable Recovery/Removal analysis ; Off ; ; ; ;
; Enable Clock Latency ; Off ; ; ; ;
; Use TimeQuest Timing Analyzer ; Off ; ; ; ;
+-------------------------------------------------------+--------------------+------+----+-------------+
+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Settings Summary ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; Clock Node Name ; Clock Setting Name ; Type ; Fmax Requirement ; Early Latency ; Late Latency ; Based on ; Multiply Base Fmax by ; Divide Base Fmax by ; Offset ; Phase offset ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
; clk ; ; User Pin ; None ; 0.000 ns ; 0.000 ns ; -- ; N/A ; N/A ; N/A ; ;
+-----------------+--------------------+----------+------------------+---------------+--------------+----------+-----------------------+---------------------+--------+--------------+
+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Clock Setup: 'clk' ;
+-------+------------------------------------------------+-----------+-----------+------------+----------+-----------------------------+---------------------------+-------------------------+
; Slack ; Actual fmax (period) ; From ; To ; From Clock ; To Clock ; Required Setup Relationship ; Required Longest P2P Time ; Actual Longest P2P Time ;
+-------+------------------------------------------------+-----------+-----------+------------+----------+-----------------------------+---------------------------+-------------------------+
; N/A ; 323.10 MHz ( period = 3.095 ns ) ; q[0]~reg0 ; q[3]~reg0 ; clk ; clk ; None ; None ; 2.831 ns ;
; N/A ; 325.73 MHz ( period = 3.070 ns ) ; q[0]~reg0 ; q[2]~reg0 ; clk ; clk ; None ; None ; 2.806 ns ;
; N/A ; 326.48 MHz ( period = 3.063 ns ) ; q[1]~reg0 ; q[3]~reg0 ; clk ; clk ; None ; None ; 2.799 ns ;
; N/A ; 329.16 MHz ( period = 3.038 ns ) ; q[1]~reg0 ; q[2]~reg0 ; clk ; clk ; None ; None ; 2.774 ns ;
; N/A ; 334.78 MHz ( period = 2.987 ns ) ; q[2]~reg0 ; q[3]~reg0 ; clk ; clk ; None ; None ; 2.723 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[0]~reg0 ; q[1]~reg0 ; clk ; clk ; None ; None ; 2.640 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[3]~reg0 ; co~reg0 ; clk ; clk ; None ; None ; 2.347 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[3]~reg0 ; q[1]~reg0 ; clk ; clk ; None ; None ; 2.347 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[3]~reg0 ; q[3]~reg0 ; clk ; clk ; None ; None ; 2.343 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[3]~reg0 ; q[2]~reg0 ; clk ; clk ; None ; None ; 2.341 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[2]~reg0 ; q[2]~reg0 ; clk ; clk ; None ; None ; 2.308 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[1]~reg0 ; q[1]~reg0 ; clk ; clk ; None ; None ; 2.213 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[1]~reg0 ; co~reg0 ; clk ; clk ; None ; None ; 2.122 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[2]~reg0 ; co~reg0 ; clk ; clk ; None ; None ; 1.956 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[2]~reg0 ; q[1]~reg0 ; clk ; clk ; None ; None ; 1.956 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[0]~reg0 ; co~reg0 ; clk ; clk ; None ; None ; 1.792 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; co~reg0 ; co~reg0 ; clk ; clk ; None ; None ; 0.501 ns ;
; N/A ; Restricted to 340.02 MHz ( period = 2.941 ns ) ; q[0]~reg0 ; q[0]~reg0 ; clk ; clk ; None ; None ; 0.501 ns ;
+-------+------------------------------------------------+-----------+-----------+------------+----------+-----------------------------+---------------------------+-------------------------+
+-----------------------------------------------------------------+
; tsu ;
+-------+--------------+------------+------+-----------+----------+
; Slack ; Required tsu ; Actual tsu ; From ; To ; To Clock ;
+-------+--------------+------------+------+-----------+----------+
; N/A ; None ; 7.224 ns ; updn ; q[3]~reg0 ; clk ;
; N/A ; None ; 7.199 ns ; updn ; q[2]~reg0 ; clk ;
; N/A ; None ; 6.640 ns ; updn ; q[1]~reg0 ; clk ;
; N/A ; None ; 6.564 ns ; en ; q[0]~reg0 ; clk ;
; N/A ; None ; 6.564 ns ; en ; q[1]~reg0 ; clk ;
; N/A ; None ; 6.564 ns ; en ; q[3]~reg0 ; clk ;
; N/A ; None ; 6.564 ns ; en ; q[2]~reg0 ; clk ;
; N/A ; None ; 6.305 ns ; updn ; co~reg0 ; clk ;
; N/A ; None ; 6.120 ns ; s ; q[0]~reg0 ; clk ;
; N/A ; None ; 6.120 ns ; s ; q[1]~reg0 ; clk ;
; N/A ; None ; 6.120 ns ; s ; q[3]~reg0 ; clk ;
; N/A ; None ; 6.120 ns ; s ; q[2]~reg0 ; clk ;
; N/A ; None ; 5.545 ns ; en ; co~reg0 ; clk ;
; N/A ; None ; 5.259 ns ; d[0] ; q[0]~reg0 ; clk ;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -