⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 prev_cmp_cpld_qq2812.qmsg

📁 2812学习板 cpld 源代码,2812学习板的译码部分
💻 QMSG
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3 0 "*******************************************************************" 0 0 "" 0 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Functional Simulation Netlist Generation Quartus II " "Info: Running Quartus II Functional Simulation Netlist Generation" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 8.0 Build 215 05/29/2008 SJ Full Version " "Info: Version 8.0 Build 215 05/29/2008 SJ Full Version" {  } {  } 0 0 "%1!s!" 0 0 "" 0 0} { "Info" "IQEXE_START_BANNER_TIME" "Sat Mar 14 19:55:12 2009 " "Info: Processing started: Sat Mar 14 19:55:12 2009" {  } {  } 0 0 "Processing started: %1!s!" 0 0 "" 0 0}  } {  } 4 0 "Running %2!s! %1!s!" 0 0 "" 0 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off CPLD_QQ2812 -c CPLD_QQ2812 --generate_functional_sim_netlist " "Info: Command: quartus_map --read_settings_files=on --write_settings_files=off CPLD_QQ2812 -c CPLD_QQ2812 --generate_functional_sim_netlist" {  } {  } 0 0 "Command: %1!s!" 0 0 "" 0 0}
{ "Warning" "WVRFX_L3_VERI_XZ_EXTEND_SIGNIFICANT" "CPLD_QQ2812.v(217) " "Warning (10273): Verilog HDL warning at CPLD_QQ2812.v(217): extended using \"x\" or \"z\"" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 217 0 0 } }  } 0 10273 "Verilog HDL warning at %1!s!: extended using \"x\" or \"z\"" 1 0 "" 0 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "CPLD_QQ2812.v 1 1 " "Info: Found 1 design units, including 1 entities, in source file CPLD_QQ2812.v" { { "Info" "ISGN_ENTITY_NAME" "1 CPLD_QQ2812 " "Info: Found entity 1: CPLD_QQ2812" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 27 -1 0 } }  } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0 0}  } {  } 0 0 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "" 0 0}
{ "Info" "ISGN_START_ELABORATION_TOP" "CPLD_QQ2812 " "Info: Elaborating entity \"CPLD_QQ2812\" for the top level hierarchy" {  } {  } 0 0 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "" 0 0}
{ "Warning" "WVRFX_L2_VERI_ALWAYS_ID_HOLDS_VALUE" "EXINT_reg CPLD_QQ2812.v(170) " "Warning (10240): Verilog HDL Always Construct warning at CPLD_QQ2812.v(170): inferring latch(es) for variable \"EXINT_reg\", which holds its previous value in one or more paths through the always construct" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 170 0 0 } }  } 0 10240 "Verilog HDL Always Construct warning at %2!s!: inferring latch(es) for variable \"%1!s!\", which holds its previous value in one or more paths through the always construct" 0 0 "" 0 0}
{ "Warning" "WVRFX_L2_VERI_ALWAYS_ID_HOLDS_VALUE" "NMI1_reg CPLD_QQ2812.v(183) " "Warning (10240): Verilog HDL Always Construct warning at CPLD_QQ2812.v(183): inferring latch(es) for variable \"NMI1_reg\", which holds its previous value in one or more paths through the always construct" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 183 0 0 } }  } 0 10240 "Verilog HDL Always Construct warning at %2!s!: inferring latch(es) for variable \"%1!s!\", which holds its previous value in one or more paths through the always construct" 0 0 "" 0 0}
{ "Warning" "WVRFX_L2_VERI_ALWAYS_ID_HOLDS_VALUE" "NMI2_reg CPLD_QQ2812.v(183) " "Warning (10240): Verilog HDL Always Construct warning at CPLD_QQ2812.v(183): inferring latch(es) for variable \"NMI2_reg\", which holds its previous value in one or more paths through the always construct" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 183 0 0 } }  } 0 10240 "Verilog HDL Always Construct warning at %2!s!: inferring latch(es) for variable \"%1!s!\", which holds its previous value in one or more paths through the always construct" 0 0 "" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 1 CPLD_QQ2812.v(197) " "Warning (10230): Verilog HDL assignment warning at CPLD_QQ2812.v(197): truncated value with size 32 to match size of target (1)" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 197 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0 "" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 1 CPLD_QQ2812.v(198) " "Warning (10230): Verilog HDL assignment warning at CPLD_QQ2812.v(198): truncated value with size 32 to match size of target (1)" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 198 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0 "" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 1 CPLD_QQ2812.v(199) " "Warning (10230): Verilog HDL assignment warning at CPLD_QQ2812.v(199): truncated value with size 32 to match size of target (1)" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 199 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0 "" 0 0}
{ "Warning" "WVRFX_L2_VERI_EXPRESSION_TRUNCATED_TO_FIT" "32 1 CPLD_QQ2812.v(200) " "Warning (10230): Verilog HDL assignment warning at CPLD_QQ2812.v(200): truncated value with size 32 to match size of target (1)" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 200 0 0 } }  } 0 10230 "Verilog HDL assignment warning at %3!s!: truncated value with size %1!d! to match size of target (%2!d!)" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "NMI2_reg CPLD_QQ2812.v(194) " "Info (10041): Inferred latch for \"NMI2_reg\" at CPLD_QQ2812.v(194)" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 194 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "NMI1_reg CPLD_QQ2812.v(194) " "Info (10041): Inferred latch for \"NMI1_reg\" at CPLD_QQ2812.v(194)" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 194 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "EXINT_reg\[0\] CPLD_QQ2812.v(180) " "Info (10041): Inferred latch for \"EXINT_reg\[0\]\" at CPLD_QQ2812.v(180)" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 180 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "EXINT_reg\[1\] CPLD_QQ2812.v(180) " "Info (10041): Inferred latch for \"EXINT_reg\[1\]\" at CPLD_QQ2812.v(180)" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 180 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "EXINT_reg\[2\] CPLD_QQ2812.v(180) " "Info (10041): Inferred latch for \"EXINT_reg\[2\]\" at CPLD_QQ2812.v(180)" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 180 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "EXINT_reg\[3\] CPLD_QQ2812.v(180) " "Info (10041): Inferred latch for \"EXINT_reg\[3\]\" at CPLD_QQ2812.v(180)" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 180 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "EXINT_reg\[4\] CPLD_QQ2812.v(180) " "Info (10041): Inferred latch for \"EXINT_reg\[4\]\" at CPLD_QQ2812.v(180)" {  } { { "CPLD_QQ2812.v" "" { Text "E:/CODE/CODEQQ2812/EX22_CPLD_QQ2812/CPLD_QQ2812.v" 180 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Functional Simulation Netlist Generation 0 s 7 s Quartus II " "Info: Quartus II Functional Simulation Netlist Generation was successful. 0 errors, 7 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "148 " "Info: Peak virtual memory: 148 megabytes" {  } {  } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "" 0 0} { "Info" "IQEXE_END_BANNER_TIME" "Sat Mar 14 19:55:12 2009 " "Info: Processing ended: Sat Mar 14 19:55:12 2009" {  } {  } 0 0 "Processing ended: %1!s!" 0 0 "" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:00 " "Info: Elapsed time: 00:00:00" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0 "" 0 0} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:01 " "Info: Total CPU time (on all processors): 00:00:01" {  } {  } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "" 0 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -