⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 timer.fit.rpt

📁 采用Altera公司的CycloneII芯片EP2C8的一些程序代码。
💻 RPT
📖 第 1 页 / 共 5 页
字号:
; Limit to One Fitting Attempt                                       ; Off                            ; Off                            ;
; Final Placement Optimizations                                      ; Automatically                  ; Automatically                  ;
; Fitter Aggressive Routability Optimizations                        ; Automatically                  ; Automatically                  ;
; Fitter Initial Placement Seed                                      ; 1                              ; 1                              ;
; PCI I/O                                                            ; Off                            ; Off                            ;
; Weak Pull-Up Resistor                                              ; Off                            ; Off                            ;
; Enable Bus-Hold Circuitry                                          ; Off                            ; Off                            ;
; Auto Global Memory Control Signals                                 ; Off                            ; Off                            ;
; Auto Packed Registers                                              ; Auto                           ; Auto                           ;
; Auto Delay Chains                                                  ; On                             ; On                             ;
; Auto Merge PLLs                                                    ; On                             ; On                             ;
; Ignore PLL Mode When Merging PLLs                                  ; Off                            ; Off                            ;
; Perform Physical Synthesis for Combinational Logic for Fitting     ; Off                            ; Off                            ;
; Perform Physical Synthesis for Combinational Logic for Performance ; Off                            ; Off                            ;
; Perform Register Duplication for Performance                       ; Off                            ; Off                            ;
; Perform Logic to Memory Mapping for Fitting                        ; Off                            ; Off                            ;
; Perform Register Retiming for Performance                          ; Off                            ; Off                            ;
; Perform Asynchronous Signal Pipelining                             ; Off                            ; Off                            ;
; Fitter Effort                                                      ; Auto Fit                       ; Auto Fit                       ;
; Physical Synthesis Effort Level                                    ; Normal                         ; Normal                         ;
; Auto Global Clock                                                  ; On                             ; On                             ;
; Auto Global Register Control Signals                               ; On                             ; On                             ;
; Stop After Congestion Map Generation                               ; Off                            ; Off                            ;
; Save Intermediate Fitting Results                                  ; Off                            ; Off                            ;
; Maximum number of global clocks allowed                            ; -1                             ; -1                             ;
+--------------------------------------------------------------------+--------------------------------+--------------------------------+


+--------------------------------------------------------------------------------------------------------+
; Fitter Partition Preservation Settings                                                                 ;
+------+-------------------+---------+------------------------------+------------------------+-----------+
; Name ; # Preserved Nodes ; # Nodes ; Preservation Level Requested ; Netlist Type Used      ; Hierarchy ;
+------+-------------------+---------+------------------------------+------------------------+-----------+
; Top  ; 0                 ; 163     ; Placement and Routing        ; Post-Synthesis Netlist ;           ;
+------+-------------------+---------+------------------------------+------------------------+-----------+


+--------------+
; Pin-Out File ;
+--------------+
The pin-out file can be found in F:/FPGA4U/Example/FPGA4U/Timer/Timer/Timer.pin.


+---------------------------------------------------------------------------------+
; Fitter Resource Usage Summary                                                   ;
+---------------------------------------------+-----------------------------------+
; Resource                                    ; Usage                             ;
+---------------------------------------------+-----------------------------------+
; Total logic elements                        ; 79 / 8,256 ( < 1 % )              ;
;     -- Combinational with no register       ; 11                                ;
;     -- Register only                        ; 2                                 ;
;     -- Combinational with a register        ; 66                                ;
;                                             ;                                   ;
; Logic element usage by number of LUT inputs ;                                   ;
;     -- 4 input functions                    ; 23                                ;
;     -- 3 input functions                    ; 10                                ;
;     -- <=2 input functions                  ; 44                                ;
;     -- Register only                        ; 2                                 ;
;                                             ;                                   ;
; Logic elements by mode                      ;                                   ;
;     -- normal mode                          ; 43                                ;
;     -- arithmetic mode                      ; 34                                ;
;                                             ;                                   ;
; Total registers*                            ; 68 / 8,646 ( < 1 % )              ;
;     -- Dedicated logic registers            ; 68 / 8,256 ( < 1 % )              ;
;     -- I/O registers                        ; 0 / 390 ( 0 % )                   ;
;                                             ;                                   ;
; Total LABs:  partially or completely used   ; 8 / 516 ( 2 % )                   ;
; User inserted logic elements                ; 0                                 ;
; Virtual pins                                ; 0                                 ;
; I/O pins                                    ; 18 / 138 ( 13 % )                 ;
;     -- Clock pins                           ; 1 / 4 ( 25 % )                    ;
; Global signals                              ; 3                                 ;
; M4Ks                                        ; 0 / 36 ( 0 % )                    ;
; Total memory bits                           ; 0 / 165,888 ( 0 % )               ;
; Total RAM block bits                        ; 0 / 165,888 ( 0 % )               ;
; Embedded Multiplier 9-bit elements          ; 0 / 36 ( 0 % )                    ;
; PLLs                                        ; 0 / 2 ( 0 % )                     ;
; Global clocks                               ; 3 / 8 ( 38 % )                    ;
; JTAGs                                       ; 0 / 1 ( 0 % )                     ;
; Average interconnect usage (total/H/V)      ; 0% / 0% / 0%                      ;
; Peak interconnect usage (total/H/V)         ; 0% / 1% / 0%                      ;
; Maximum fan-out node                        ; Clk~clkctrl                       ;
; Maximum fan-out                             ; 54                                ;
; Highest non-global fan-out signal           ; Timer_Disp:Timer_Disp_A|count[14] ;
; Highest non-global fan-out                  ; 11                                ;
; Total fan-out                               ; 399                               ;
; Average fan-out                             ; 2.35                              ;
+---------------------------------------------+-----------------------------------+
*  Register count does not include registers inside RAM blocks or DSP blocks.



+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Input Pins                                                                                                                                                                                                                                                    ;
+---------+-------+----------+--------------+--------------+-------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+-------------+----------------------+
; Name    ; Pin # ; I/O Bank ; X coordinate ; Y coordinate ; Cell number ; Combinational Fan-Out ; Registered Fan-Out ; Global ; Input Register ; Power Up High ; PCI I/O Enabled ; Bus Hold ; Weak Pull Up ; I/O Standard ; Termination ; Location assigned by ;
+---------+-------+----------+--------------+--------------+-------------+-----------------------+--------------------+--------+----------------+---------------+-----------------+----------+--------------+--------------+-------------+----------------------+
; Clk     ; 23    ; 1        ; 0            ; 9            ; 0           ; 2                     ; 0                  ; yes    ; no             ; no            ; no              ; no       ; Off          ; 3.3-V LVTTL  ; Off         ; User                 ;
; Sw_n[0] ; 161   ; 2        ; 32           ; 19           ; 1           ; 1                     ; 0                  ; no     ; no             ; no            ; no              ; no       ; Off          ; 3.3-V LVTTL  ; Off         ; User                 ;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -