📄 s2p.v
字号:
`timescale 1ns / 1ps
//////////////////////////////////////////////////////////////////////////////////
// Company:
// Engineer:
//
// Create Date: 13:13:36 10/05/2007
// Design Name:
// Module Name: s2p
// Project Name:
// Target Devices:
// Tool versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
//////////////////////////////////////////////////////////////////////////////////
module s2p(clk, clk_div2, reset, x, b_i, b_q);
input clk;
input clk_div2;
input reset;
input x; //用0代表“1”,1代表“-1”
output b_i, b_q;
reg b_i, b_q;
reg [1:0] x_t, d_t; //用于计算差分编码
wire d_x; //差分输出信号
always @(posedge clk) begin
if(!reset) begin
x_t <= 0;
d_t <= 0;
end
else begin
x_t[1:0] <= {x_t[0], x};
d_t[1:0] <= {d_t[0], d_x};
end
end
// 完成差分预编码, d_x(n) = x(n)*x(n-1)
assign d_x = (x_t==2'b11) ? 0 :(x_t==2'b00) ? 0 : 1;
// 产生分流的I、Q信号
reg s_flag; //符号标志
always @(posedge clk) begin
if(!reset) begin
s_flag <= 0;
b_i <= 0;
b_q <= 0;
end
else begin if(d_t[1] == d_t[0]) s_flag <= s_flag;
else
if(clk_div2)
s_flag <= !s_flag;
else
s_flag <= s_flag;
if(clk_div2) //完成符号修改
b_i <= s_flag;
else
b_q <= s_flag ^ d_t[1]; end
end
endmodule
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -