⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 decl7s.fit.rpt

📁 CPLD的小程序集合
💻 RPT
📖 第 1 页 / 共 4 页
字号:
; Auto Fit Point 1 - Fit Attempt 1                                               ; ff     ;
; Mid Wire Use - Fit Attempt 1                                                   ; 2      ;
; Mid Slack - Fit Attempt 1                                                      ; -10077 ;
; Internal Atom Count - Fit Attempt 1                                            ; 7      ;
; LE/ALM Count - Fit Attempt 1                                                   ; 7      ;
; LAB Count - Fit Attempt 1                                                      ; 1      ;
; Outputs per Lab - Fit Attempt 1                                                ; 7.000  ;
; Inputs per LAB - Fit Attempt 1                                                 ; 3.000  ;
; Global Inputs per LAB - Fit Attempt 1                                          ; 0.000  ;
; LAB Constraint 'non-global clock / CE pair + async load' - Fit Attempt 1       ; 0:1    ;
; LAB Constraint 'ce + sync load' - Fit Attempt 1                                ; 0:1    ;
; LAB Constraint 'non-global controls' - Fit Attempt 1                           ; 0:1    ;
; LAB Constraint 'un-route combination' - Fit Attempt 1                          ; 0:1    ;
; LAB Constraint 'non-global with asyn_clear' - Fit Attempt 1                    ; 0:1    ;
; LAB Constraint 'un-route with async_clear' - Fit Attempt 1                     ; 0:1    ;
; LAB Constraint 'non-global async clear + sync clear' - Fit Attempt 1           ; 0:1    ;
; LAB Constraint 'global non-clock/non-asynch_clear' - Fit Attempt 1             ; 0:1    ;
; LAB Constraint 'ygr_cl_ngclk_gclkce_sload_aload_constraint' - Fit Attempt 1    ; 0:1    ;
; LAB Constraint 'global control signals' - Fit Attempt 1                        ; 0:1    ;
; LAB Constraint 'clock / ce pair constraint' - Fit Attempt 1                    ; 0:1    ;
; LAB Constraint 'aload_aclr pair with aload used' - Fit Attempt 1               ; 0:1    ;
; LAB Constraint 'aload_aclr pair' - Fit Attempt 1                               ; 0:1    ;
; LAB Constraint 'sload_sclear pair' - Fit Attempt 1                             ; 0:1    ;
; LAB Constraint 'invert_a constraint' - Fit Attempt 1                           ; 0:1    ;
; LAB Constraint 'has placement constraint' - Fit Attempt 1                      ; 0:1    ;
; LAB Constraint 'use of ADATA or SDATA by registers constraint' - Fit Attempt 1 ; 0:1    ;
; LEs in Chains - Fit Attempt 1                                                  ; 0      ;
; LEs in Long Chains - Fit Attempt 1                                             ; 0      ;
; LABs with Chains - Fit Attempt 1                                               ; 0      ;
; LABs with Multiple Chains - Fit Attempt 1                                      ; 0      ;
; Time - Fit Attempt 1                                                           ; 0      ;
+--------------------------------------------------------------------------------+--------+


+---------------------------------------------+
; Advanced Data - Placement                   ;
+-------------------------------------+-------+
; Name                                ; Value ;
+-------------------------------------+-------+
; Auto Fit Point 2 - Fit Attempt 1    ; ff    ;
; Early Wire Use - Fit Attempt 1      ; 1     ;
; Early Slack - Fit Attempt 1         ; -6785 ;
; Auto Fit Point 3 - Fit Attempt 1    ; ff    ;
; Auto Fit Point 4 - Fit Attempt 1    ; ff    ;
; Mid Wire Use - Fit Attempt 1        ; 1     ;
; Mid Slack - Fit Attempt 1           ; -8036 ;
; Late Wire Use - Fit Attempt 1       ; 1     ;
; Late Slack - Fit Attempt 1          ; -8036 ;
; Auto Fit Point 5 - Fit Attempt 1    ; ff    ;
; Time - Fit Attempt 1                ; 0     ;
; Time in tsm_tan.dll - Fit Attempt 1 ; 0.063 ;
+-------------------------------------+-------+


+---------------------------------------------+
; Advanced Data - Routing                     ;
+-------------------------------------+-------+
; Name                                ; Value ;
+-------------------------------------+-------+
; Early Slack - Fit Attempt 1         ; -7215 ;
; Mid Slack - Fit Attempt 1           ; -7361 ;
; Late Slack - Fit Attempt 1          ; -7361 ;
; Late Slack - Fit Attempt 1          ; -7361 ;
; Late Wire Use - Fit Attempt 1       ; 1     ;
; Time - Fit Attempt 1                ; 0     ;
; Time in tsm_tan.dll - Fit Attempt 1 ; 0.032 ;
+-------------------------------------+-------+


+-----------------+
; Fitter Messages ;
+-----------------+
Info: *******************************************************************
Info: Running Quartus II Fitter
    Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
    Info: Processing started: Thu Dec 04 00:06:11 2008
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off DECL7S -c DECL7S
Info: Selected device EPM240T100C5 for design "DECL7S"
Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time
Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices
    Info: Device EPM240T100I5 is compatible
    Info: Device EPM570T100C5 is compatible
    Info: Device EPM570T100I5 is compatible
Info: No exact pin location assignment(s) for 22 pins of 22 total pins
    Info: Pin LED_BIT1 not assigned to an exact location on the device
    Info: Pin LED_BIT2 not assigned to an exact location on the device
    Info: Pin LED_BIT3 not assigned to an exact location on the device
    Info: Pin LED_BIT4 not assigned to an exact location on the device
    Info: Pin LED7[0] not assigned to an exact location on the device
    Info: Pin LED7[1] not assigned to an exact location on the device
    Info: Pin LED7[2] not assigned to an exact location on the device
    Info: Pin LED7[3] not assigned to an exact location on the device
    Info: Pin LED7[4] not assigned to an exact location on the device
    Info: Pin LED7[5] not assigned to an exact location on the device
    Info: Pin LED7[6] not assigned to an exact location on the device
    Info: Pin LED7[7] not assigned to an exact location on the device
    Info: Pin LED7S[0] not assigned to an exact location on the device
    Info: Pin LED7S[1] not assigned to an exact location on the device
    Info: Pin LED7S[2] not assigned to an exact location on the device
    Info: Pin LED7S[3] not assigned to an exact location on the device
    Info: Pin LED7S[4] not assigned to an exact location on the device
    Info: Pin LED7S[5] not assigned to an exact location on the device
    Info: Pin LED7S[6] not assigned to an exact location on the device
    Info: Pin key_data[2] not assigned to an exact location on the device
    Info: Pin key_data[0] not assigned to an exact location on the device
    Info: Pin key_data[1] not assigned to an exact location on the device
Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements
    Info: Assuming a global fmax requirement of 1000 MHz
    Info: Assuming a global tsu requirement of 2.0 ns
    Info: Assuming a global tco requirement of 1.0 ns
    Info: Assuming a global tpd requirement of 1.0 ns
Info: Completed User Assigned Global Signals Promotion Operation
Info: Completed Auto Global Promotion Operation
Info: Starting register packing
Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option
Info: Started processing fast register assignments
Info: Finished processing fast register assignments
Info: Finished register packing: elapsed time is 00:00:00
Info: Statistics of I/O pins that need to be placed that use the same VCCIO and VREF, before I/O pin placement
    Info: Number of I/O pins in group: 22 (unused VREF, 3.30 VCCIO, 3 input, 19 output, 0 bidirectional)
        Info: I/O standards used: LVTTL.
Info: I/O bank details before I/O pin placement
    Info: Statistics of I/O banks
        Info: I/O bank number 1 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  38 pins available
        Info: I/O bank number 2 does not use VREF pins and has unused VCCIO pins. 0 total pin(s) used --  42 pins available
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Fitter placement operations ending: elapsed time is 00:00:00
Info: Estimated most critical path is pin to pin delay of 7.787 ns
    Info: 1: + IC(0.000 ns) + CELL(1.132 ns) = 1.132 ns; Loc. = PIN_29; Fanout = 7; PIN Node = 'key_data[0]'
    Info: 2: + IC(1.625 ns) + CELL(0.914 ns) = 3.671 ns; Loc. = LAB_X2_Y3; Fanout = 1; COMB Node = 'Mux2~7'
    Info: 3: + IC(1.794 ns) + CELL(2.322 ns) = 7.787 ns; Loc. = PIN_100; Fanout = 0; PIN Node = 'LED7S[4]'
    Info: Total cell delay = 4.368 ns ( 56.09 % )
    Info: Total interconnect delay = 3.419 ns ( 43.91 % )
Info: Fitter routing operations beginning
Info: Fitter routing operations ending: elapsed time is 00:00:00
Info: The Fitter performed an Auto Fit compilation.  Optimizations were skipped to reduce compilation time.
    Info: Optimizations that may affect the design's routability were skipped
    Info: Optimizations that may affect the design's timing were skipped
Warning: Following 12 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results
    Info: Pin LED_BIT1 has GND driving its datain port
    Info: Pin LED_BIT2 has GND driving its datain port
    Info: Pin LED_BIT3 has GND driving its datain port
    Info: Pin LED_BIT4 has GND driving its datain port
    Info: Pin LED7[0] has GND driving its datain port
    Info: Pin LED7[1] has GND driving its datain port
    Info: Pin LED7[2] has GND driving its datain port
    Info: Pin LED7[3] has GND driving its datain port
    Info: Pin LED7[4] has GND driving its datain port
    Info: Pin LED7[5] has GND driving its datain port
    Info: Pin LED7[6] has GND driving its datain port
    Info: Pin LED7[7] has GND driving its datain port
Info: Quartus II Fitter was successful. 0 errors, 1 warning
    Info: Processing ended: Thu Dec 04 00:06:15 2008
    Info: Elapsed time: 00:00:05


+----------------------------+
; Fitter Suppressed Messages ;
+----------------------------+
The suppressed messages can be found in F:/G盘文件/EPM240/EPM240程序/7LED/DECL7S.fit.smsg.


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -