📄 cufaqi.tan.rpt
字号:
Timing Analyzer report for cufaqi
Wed May 16 11:23:17 2007
Version 4.1 Build 181 06/29/2004 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Timing Analyzer Settings
3. Timing Analyzer Summary
4. Clock Settings Summary
5. tsu
6. tco
7. th
8. Minimum tco
9. Timing Analyzer Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2004 Altera Corporation
Any megafunction design, and related netlist (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only
to program PLD devices (but not masked PLD devices) from Altera. Any
other use of such megafunction design, netlist, support information,
device programming or simulation file, or any other related documentation
or information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to the
intellectual property, including patents, copyrights, trademarks, trade
secrets, or maskworks, embodied in any such megafunction design, netlist,
support information, device programming or simulation file, or any other
related documentation or information provided by Altera or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.
+----------------------------------------------------------------------------------------+
; Timing Analyzer Settings ;
+-------------------------------------------------------+--------------------+------+----+
; Option ; Setting ; From ; To ;
+-------------------------------------------------------+--------------------+------+----+
; Device name ; EP1K10TC100-1 ; ; ;
; Timing Models ; Production ; ; ;
; Number of source nodes to report per destination node ; 10 ; ; ;
; Number of destination nodes to report ; 10 ; ; ;
; Number of paths to report ; 200 ; ; ;
; Run Minimum Analysis ; On ; ; ;
; Use Minimum Timing Models ; Off ; ; ;
; Report IO Paths Separately ; Off ; ; ;
; Clock Analysis Only ; Off ; ; ;
; Default hold multicycle ; Same as Multicycle ; ; ;
; Cut paths between unrelated clock domains ; On ; ; ;
; Cut off read during write signal paths ; On ; ; ;
; Cut off clear and preset signal paths ; On ; ; ;
; Cut off feedback from I/O pins ; On ; ; ;
; Ignore Clock Settings ; Off ; ; ;
; Analyze latches as synchronous elements ; Off ; ; ;
+-------------------------------------------------------+--------------------+------+----+
+-----------------------------------------------------------------------------------------------------------------------------+
; Timing Analyzer Summary ;
+------------------------------+-------+---------------+-------------+--------+--------+------------+----------+--------------+
; Type ; Slack ; Required Time ; Actual Time ; From ; To ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+-------+---------------+-------------+--------+--------+------------+----------+--------------+
; Worst-case tsu ; N/A ; None ; 0.900 ns ; d ; q~reg0 ; ; clk ; 0 ;
; Worst-case tco ; N/A ; None ; 6.100 ns ; q~reg0 ; q ; clk ; ; 0 ;
; Worst-case th ; N/A ; None ; 0.200 ns ; d ; q~reg0 ; ; clk ; 0 ;
; Worst-case Minimum tco ; N/A ; None ; 6.100 ns ; q~reg0 ; q ; clk ; ; 0 ;
; Total number of failed paths ; ; ; ; ; ; ; ; 0 ;
+------------------------------+-------+---------------+-------------+--------+--------+------------+----------+--------------+
+--------------------------------------------------------------------------------------------------------------------------------------+
; Clock Settings Summary ;
+-----------------+--------------------+----------+------------------+----------+-----------------------+---------------------+--------+
; Clock Node Name ; Clock Setting Name ; Type ; Fmax Requirement ; Based on ; Multiply Base Fmax by ; Divide Base Fmax by ; Offset ;
+-----------------+--------------------+----------+------------------+----------+-----------------------+---------------------+--------+
; clk ; ; User Pin ; NONE ; NONE ; N/A ; N/A ; N/A ;
+-----------------+--------------------+----------+------------------+----------+-----------------------+---------------------+--------+
+--------------------------------------------------------------+
; tsu ;
+-------+--------------+------------+------+--------+----------+
; Slack ; Required tsu ; Actual tsu ; From ; To ; To Clock ;
+-------+--------------+------------+------+--------+----------+
; N/A ; None ; 0.900 ns ; d ; q~reg0 ; clk ;
+-------+--------------+------------+------+--------+----------+
+--------------------------------------------------------------+
; tco ;
+-------+--------------+------------+--------+----+------------+
; Slack ; Required tco ; Actual tco ; From ; To ; From Clock ;
+-------+--------------+------------+--------+----+------------+
; N/A ; None ; 6.100 ns ; q~reg0 ; q ; clk ;
+-------+--------------+------------+--------+----+------------+
+--------------------------------------------------------------------+
; th ;
+---------------+-------------+-----------+------+--------+----------+
; Minimum Slack ; Required th ; Actual th ; From ; To ; To Clock ;
+---------------+-------------+-----------+------+--------+----------+
; N/A ; None ; 0.200 ns ; d ; q~reg0 ; clk ;
+---------------+-------------+-----------+------+--------+----------+
+------------------------------------------------------------------------------+
; Minimum tco ;
+---------------+------------------+----------------+--------+----+------------+
; Minimum Slack ; Required Min tco ; Actual Min tco ; From ; To ; From Clock ;
+---------------+------------------+----------------+--------+----+------------+
; N/A ; None ; 6.100 ns ; q~reg0 ; q ; clk ;
+---------------+------------------+----------------+--------+----+------------+
+--------------------------+
; Timing Analyzer Messages ;
+--------------------------+
Info: *******************************************************************
Info: Running Quartus II Timing Analyzer
Info: Version 4.1 Build 181 06/29/2004 SJ Full Version
Info: Processing started: Wed May 16 11:23:16 2007
Info: Command: quartus_tan --import_settings_files=off --export_settings_files=off cufaqi -c cufaqi
Info: Started post-fitting delay annotation
Info: Delay annotation completed successfully
Warning: Found pins functioning as undefined clocks and/or memory enables
Info: Assuming node clk is an undefined clock
Info: No valid register-to-register paths exist for clock clk
Info: tsu for register q~reg0 (data pin = d, clock pin = clk) is 0.900 ns
Info: + Longest pin to register delay is 2.000 ns
Info: 1: + IC(0.000 ns) + CELL(1.300 ns) = 1.300 ns; Loc. = PIN_89; Fanout = 1; PIN Node = 'd'
Info: 2: + IC(0.300 ns) + CELL(0.400 ns) = 2.000 ns; Loc. = LC2_A17; Fanout = 1; REG Node = 'q~reg0'
Info: Total cell delay = 1.700 ns ( 85.00 % )
Info: Total interconnect delay = 0.300 ns ( 15.00 % )
Info: + Micro setup delay of destination is 0.400 ns
Info: - Shortest clock path from clock clk to destination register is 1.500 ns
Info: 1: + IC(0.000 ns) + CELL(1.300 ns) = 1.300 ns; Loc. = PIN_39; Fanout = 1; CLK Node = 'clk'
Info: 2: + IC(0.200 ns) + CELL(0.000 ns) = 1.500 ns; Loc. = LC2_A17; Fanout = 1; REG Node = 'q~reg0'
Info: Total cell delay = 1.300 ns ( 86.67 % )
Info: Total interconnect delay = 0.200 ns ( 13.33 % )
Info: tco from clock clk to destination pin q through register q~reg0 is 6.100 ns
Info: + Longest clock path from clock clk to source register is 1.500 ns
Info: 1: + IC(0.000 ns) + CELL(1.300 ns) = 1.300 ns; Loc. = PIN_39; Fanout = 1; CLK Node = 'clk'
Info: 2: + IC(0.200 ns) + CELL(0.000 ns) = 1.500 ns; Loc. = LC2_A17; Fanout = 1; REG Node = 'q~reg0'
Info: Total cell delay = 1.300 ns ( 86.67 % )
Info: Total interconnect delay = 0.200 ns ( 13.33 % )
Info: + Micro clock to output delay of source is 0.300 ns
Info: + Longest register to pin delay is 4.300 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC2_A17; Fanout = 1; REG Node = 'q~reg0'
Info: 2: + IC(0.500 ns) + CELL(3.800 ns) = 4.300 ns; Loc. = PIN_6; Fanout = 0; PIN Node = 'q'
Info: Total cell delay = 3.800 ns ( 88.37 % )
Info: Total interconnect delay = 0.500 ns ( 11.63 % )
Info: th for register q~reg0 (data pin = d, clock pin = clk) is 0.200 ns
Info: + Longest clock path from clock clk to destination register is 1.500 ns
Info: 1: + IC(0.000 ns) + CELL(1.300 ns) = 1.300 ns; Loc. = PIN_39; Fanout = 1; CLK Node = 'clk'
Info: 2: + IC(0.200 ns) + CELL(0.000 ns) = 1.500 ns; Loc. = LC2_A17; Fanout = 1; REG Node = 'q~reg0'
Info: Total cell delay = 1.300 ns ( 86.67 % )
Info: Total interconnect delay = 0.200 ns ( 13.33 % )
Info: + Micro hold delay of destination is 0.700 ns
Info: - Shortest pin to register delay is 2.000 ns
Info: 1: + IC(0.000 ns) + CELL(1.300 ns) = 1.300 ns; Loc. = PIN_89; Fanout = 1; PIN Node = 'd'
Info: 2: + IC(0.300 ns) + CELL(0.400 ns) = 2.000 ns; Loc. = LC2_A17; Fanout = 1; REG Node = 'q~reg0'
Info: Total cell delay = 1.700 ns ( 85.00 % )
Info: Total interconnect delay = 0.300 ns ( 15.00 % )
Info: Minimum tco from clock clk to destination pin q through register q~reg0 is 6.100 ns
Info: + Shortest clock path from clock clk to source register is 1.500 ns
Info: 1: + IC(0.000 ns) + CELL(1.300 ns) = 1.300 ns; Loc. = PIN_39; Fanout = 1; CLK Node = 'clk'
Info: 2: + IC(0.200 ns) + CELL(0.000 ns) = 1.500 ns; Loc. = LC2_A17; Fanout = 1; REG Node = 'q~reg0'
Info: Total cell delay = 1.300 ns ( 86.67 % )
Info: Total interconnect delay = 0.200 ns ( 13.33 % )
Info: + Micro clock to output delay of source is 0.300 ns
Info: + Shortest register to pin delay is 4.300 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC2_A17; Fanout = 1; REG Node = 'q~reg0'
Info: 2: + IC(0.500 ns) + CELL(3.800 ns) = 4.300 ns; Loc. = PIN_6; Fanout = 0; PIN Node = 'q'
Info: Total cell delay = 3.800 ns ( 88.37 % )
Info: Total interconnect delay = 0.500 ns ( 11.63 % )
Info: Quartus II Timing Analyzer was successful. 0 errors, 1 warning
Info: Processing ended: Wed May 16 11:23:17 2007
Info: Elapsed time: 00:00:01
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -