cdu60s.fit.summary

来自「一些很好的FPGA设计实例」· SUMMARY 代码 · 共 15 行

SUMMARY
15
字号
Fitter Status : Successful - Wed Oct 10 22:27:06 2007
Quartus II Version : 6.0 Build 178 04/27/2006 SJ Full Version
Revision Name : cdu60s
Top-level Entity Name : cdu60s
Family : Stratix
Device : EP1S10F484C5
Timing Models : Final
Total logic elements : 17 / 10,570 ( < 1 % )
Total pins : 11 / 336 ( 3 % )
Total virtual pins : 0
Total memory bits : 0 / 920,448 ( 0 % )
DSP block 9-bit elements : 0 / 48 ( 0 % )
Total PLLs : 0 / 6 ( 0 % )
Total DLLs : 0 / 2 ( 0 % )

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?