gw.syr

来自「基于FPGA的波束成型」· SYR 代码 · 共 856 行 · 第 1/5 页

SYR
856
字号
Release 7.1.03i - xst H.41Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.92 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.92 s | Elapsed : 0.00 / 0.00 s --> Reading design: gw.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : "gw.prj"Input Format                       : mixedIgnore Synthesis Constraint File   : NO---- Target ParametersOutput File Name                   : "gw"Output Format                      : NGCTarget Device                      : xc3s400-5-pq208---- Source OptionsTop Module Name                    : gwAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : autoAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 500Add Generic Clock Buffer(BUFG)     : 8Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : /Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : gw.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESsafe_implementation                : NoOptimize Instantiated Primitives   : NOuse_clock_enable                   : Yesuse_sync_set                       : Yesuse_sync_reset                     : Yesenable_auto_floorplanning          : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling verilog file "../complexmul.v"Module <complexmul> compiledModule <mult> compiledCompiling verilog file "../cutbit/jiewei.v"Module <jiewei> compiledCompiling verilog file "eexy.v"Module <eexy> compiledCompiling verilog file "muxe.v"Module <muxe> compiledCompiling verilog file "gw.v"Module <gw> compiledWARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 No errors in compilationAnalysis of file <"gw.prj"> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:259 - "muxe.v" line 32 Connection to input port 'ai' does not match port sizeWARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:259 - "muxe.v" line 33 Connection to input port 'ai' does not match port sizeWARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:259 - "muxe.v" line 34 Connection to input port 'ai' does not match port sizeWARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:259 - "muxe.v" line 35 Connection to input port 'ai' does not match port sizeWARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:259 - "muxe.v" line 36 Connection to input port 'ai' does not match port sizeWARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:259 - "muxe.v" line 37 Connection to input port 'ai' does not match port sizeWARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:259 - "muxe.v" line 38 Connection to input port 'ai' does not match port sizeWARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:259 - "muxe.v" line 39 Connection to input port 'ai' does not match port sizeWARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qr' overrides range on output declaration at "../complexmul.v" line 11 WARNING:HDLCompilers:258 - "../complexmul.v" line 15 Range on redeclaration of 'qi' overrides range on output declaration at "../complexmul.v" line 11 Analyzing top module <gw>.Module <gw> is correct for synthesis. Analyzing module <eexy>.Module <eexy> is correct for synthesis. Analyzing module <complexmul>.WARNING:Xst:905 - "../complexmul.v" line 32: The signals <rdy1, rdy2, rdy3, rdy4> are missing in the sensitivity list of always block.Module <complexmul> is correct for synthesis. Analyzing module <mult>.WARNING:Xst:854 - "../complexmul.v" line 78: Ignored initial statement.Module <mult> is correct for synthesis. Analyzing module <jiewei>.Module <jiewei> is correct for synthesis.

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?