📄 test44x_fll01.c
字号:
//******************************************************************************
// MSP430-TEST44X Demo - FLL+ clock, Runs internal DCO at 2.45Mhz
//
// Description This program demostrates setting the internal DCO to run at
// 2.4576Mhz with auto-calibration by the FLL+ circuitry.
// ACLK = LFXT1 = 32768, MCLK = SMCLK = DCO = (n+1) x ACLK
// //*An external watch crystal on XIN XOUT is required for ACLK*//
//
// MSP430F449
// -----------------
// /|\| XIN|-
// | | | 32khz xtal
// --|RST XOUT|-
// | |
// | P1.1|--> MCLK = 2.4576Mhz
// | |
// | P1.5|--> ACLK = 32khz
// | |
//
// Yang Rui
// Lierda, Inc
// NOVEMBER 2003
// Built with IAR Embedded Workbench Version: 1.26B
//******************************************************************************
#include "msp430x44x.h"
void main(void)
{
WDTCTL = WDTPW + WDTHOLD; // Stop watchdog timer
SCFI0 |= FN_2; // x2 DCO, 4MHz nominal DCO
FLL_CTL0 = XCAP18PF; // set load capacitance for xtal
SCFQCTL = 74; // (74+1) x 32768 = 2.45Mhz
P1DIR = 0x22; // P1.1 & P1.5 to output direction
P1SEL = 0x22; // P1.1 & P1.5 to output MCLK & ACLK
while(1); // loop in place
}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -