⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 multiplex.tan.qmsg

📁 复接程序,用quartus运行的,可以把很多个信号复接在一起,是程序的一部分!
💻 QMSG
📖 第 1 页 / 共 2 页
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3 0 "*******************************************************************" 0 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Timing Analyzer Quartus II " "Info: Running Quartus II Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 5.1 Build 176 10/26/2005 SJ Full Version " "Info: Version 5.1 Build 176 10/26/2005 SJ Full Version" {  } {  } 0 0 "%1!s!" 0 0} { "Info" "IQEXE_START_BANNER_TIME" "Tue Aug 22 07:47:01 2006 " "Info: Processing started: Tue Aug 22 07:47:01 2006" {  } {  } 0 0 "Processing started: %1!s!" 0 0}  } {  } 4 0 "Running %2!s! %1!s!" 0 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_tan --read_settings_files=off --write_settings_files=off multiplex -c multiplex --timing_analysis_only " "Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off multiplex -c multiplex --timing_analysis_only" {  } {  } 0 0 "Command: %1!s!" 0 0}
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "clk " "Info: Assuming node \"clk\" is an undefined clock" {  } { { "multiplex.v" "" { Text "C:/Documents and Settings/new/桌面/已调试/multiplex/multiplex.v" 2 -1 0 } } { "c:/altera/quartus51/bin/Assignment Editor.qase" "" { Assignment "c:/altera/quartus51/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } }  } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0}  } {  } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT_RESTRICTED" "clk register register count\[3\] count\[0\] 422.12 MHz Internal " "Info: Clock \"clk\" Internal fmax is restricted to 422.12 MHz between source register \"count\[3\]\" and destination register \"count\[0\]\"" { { "Info" "ITDB_CLOCK_RATE" "clock 2.369 ns " "Info: fmax restricted to clock pin edge rate 2.369 ns. Expand message to see actual delay path." { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.986 ns + Longest register register " "Info: + Longest register to register delay is 0.986 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns count\[3\] 1 REG LC_X52_Y1_N8 5 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X52_Y1_N8; Fanout = 5; REG Node = 'count\[3\]'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "" { count[3] } "NODE_NAME" } "" } } { "multiplex.v" "" { Text "C:/Documents and Settings/new/桌面/已调试/multiplex/multiplex.v" 31 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.447 ns) + CELL(0.539 ns) 0.986 ns count\[0\] 2 REG LC_X52_Y1_N6 5 " "Info: 2: + IC(0.447 ns) + CELL(0.539 ns) = 0.986 ns; Loc. = LC_X52_Y1_N6; Fanout = 5; REG Node = 'count\[0\]'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "0.986 ns" { count[3] count[0] } "NODE_NAME" } "" } } { "multiplex.v" "" { Text "C:/Documents and Settings/new/桌面/已调试/multiplex/multiplex.v" 31 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.539 ns ( 54.67 % ) " "Info: Total cell delay = 0.539 ns ( 54.67 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.447 ns ( 45.33 % ) " "Info: Total interconnect delay = 0.447 ns ( 45.33 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "0.986 ns" { count[3] count[0] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "0.986 ns" { count[3] count[0] } { 0.000ns 0.447ns } { 0.000ns 0.539ns } } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 2.917 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 2.917 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.725 ns) 0.725 ns clk 1 CLK PIN_L2 4 " "Info: 1: + IC(0.000 ns) + CELL(0.725 ns) = 0.725 ns; Loc. = PIN_L2; Fanout = 4; CLK Node = 'clk'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "" { clk } "NODE_NAME" } "" } } { "multiplex.v" "" { Text "C:/Documents and Settings/new/桌面/已调试/multiplex/multiplex.v" 2 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.650 ns) + CELL(0.542 ns) 2.917 ns count\[0\] 2 REG LC_X52_Y1_N6 5 " "Info: 2: + IC(1.650 ns) + CELL(0.542 ns) = 2.917 ns; Loc. = LC_X52_Y1_N6; Fanout = 5; REG Node = 'count\[0\]'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "2.192 ns" { clk count[0] } "NODE_NAME" } "" } } { "multiplex.v" "" { Text "C:/Documents and Settings/new/桌面/已调试/multiplex/multiplex.v" 31 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.267 ns ( 43.44 % ) " "Info: Total cell delay = 1.267 ns ( 43.44 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.650 ns ( 56.56 % ) " "Info: Total interconnect delay = 1.650 ns ( 56.56 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "2.917 ns" { clk count[0] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "2.917 ns" { clk clk~out0 count[0] } { 0.000ns 0.000ns 1.650ns } { 0.000ns 0.725ns 0.542ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 2.917 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 2.917 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.725 ns) 0.725 ns clk 1 CLK PIN_L2 4 " "Info: 1: + IC(0.000 ns) + CELL(0.725 ns) = 0.725 ns; Loc. = PIN_L2; Fanout = 4; CLK Node = 'clk'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "" { clk } "NODE_NAME" } "" } } { "multiplex.v" "" { Text "C:/Documents and Settings/new/桌面/已调试/multiplex/multiplex.v" 2 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.650 ns) + CELL(0.542 ns) 2.917 ns count\[3\] 2 REG LC_X52_Y1_N8 5 " "Info: 2: + IC(1.650 ns) + CELL(0.542 ns) = 2.917 ns; Loc. = LC_X52_Y1_N8; Fanout = 5; REG Node = 'count\[3\]'" {  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "2.192 ns" { clk count[3] } "NODE_NAME" } "" } } { "multiplex.v" "" { Text "C:/Documents and Settings/new/桌面/已调试/multiplex/multiplex.v" 31 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.267 ns ( 43.44 % ) " "Info: Total cell delay = 1.267 ns ( 43.44 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.650 ns ( 56.56 % ) " "Info: Total interconnect delay = 1.650 ns ( 56.56 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "2.917 ns" { clk count[3] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "2.917 ns" { clk clk~out0 count[3] } { 0.000ns 0.000ns 1.650ns } { 0.000ns 0.725ns 0.542ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "2.917 ns" { clk count[0] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "2.917 ns" { clk clk~out0 count[0] } { 0.000ns 0.000ns 1.650ns } { 0.000ns 0.725ns 0.542ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "2.917 ns" { clk count[3] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "2.917 ns" { clk clk~out0 count[3] } { 0.000ns 0.000ns 1.650ns } { 0.000ns 0.725ns 0.542ns } } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.156 ns + " "Info: + Micro clock to output delay of source is 0.156 ns" {  } { { "multiplex.v" "" { Text "C:/Documents and Settings/new/桌面/已调试/multiplex/multiplex.v" 31 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.010 ns + " "Info: + Micro setup delay of destination is 0.010 ns" {  } { { "multiplex.v" "" { Text "C:/Documents and Settings/new/桌面/已调试/multiplex/multiplex.v" 31 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "0.986 ns" { count[3] count[0] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "0.986 ns" { count[3] count[0] } { 0.000ns 0.447ns } { 0.000ns 0.539ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "2.917 ns" { clk count[0] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "2.917 ns" { clk clk~out0 count[0] } { 0.000ns 0.000ns 1.650ns } { 0.000ns 0.725ns 0.542ns } } } { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "2.917 ns" { clk count[3] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "2.917 ns" { clk clk~out0 count[3] } { 0.000ns 0.000ns 1.650ns } { 0.000ns 0.725ns 0.542ns } } }  } 0 0 "fmax restricted to %1!s! pin edge rate %2!s!. Expand message to see actual delay path." 0 0}  } { { "c:/altera/quartus51/bin/Report_Window_01.qrpt" "" { Report "c:/altera/quartus51/bin/Report_Window_01.qrpt" "Compiler" "multiplex" "UNKNOWN" "V1" "C:/Documents and Settings/new/桌面/已调试/multiplex/db/multiplex.quartus_db" { Floorplan "C:/Documents and Settings/new/桌面/已调试/multiplex/" "" "" { count[0] } "NODE_NAME" } "" } } { "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus51/bin/Technology_Viewer.qrui" "" { count[0] } {  } {  } } } { "multiplex.v" "" { Text "C:/Documents and Settings/new/桌面/已调试/multiplex/multiplex.v" 31 -1 0 } }  } 0 0 "Clock \"%1!s!\" %7!s! fmax is restricted to %6!s! between source %2!s! \"%4!s!\" and destination %3!s! \"%5!s!\"" 0 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -