📄 multiplex.rpp.talkback.xml
字号:
<row>
<option>Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Compression mode</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Clock source for configuration device</option>
<setting>Internal</setting>
<default_value>Internal</default_value>
</row>
<row>
<option>Clock frequency of the configuration device</option>
<setting units="MHz">10</setting>
<default_value units="MHz">10</default_value>
</row>
<row>
<option>Divide clock frequency by</option>
<setting>1</setting>
<default_value>1</default_value>
</row>
<row>
<option>JTAG user code for target device</option>
<setting>Ffffffff</setting>
<default_value>Ffffffff</default_value>
</row>
<row>
<option>Auto user code</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Use configuration device</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Configuration device</option>
<setting>Auto</setting>
<default_value>Auto</default_value>
</row>
<row>
<option>JTAG user code for configuration device</option>
<setting>Ffffffff</setting>
<default_value>Ffffffff</default_value>
</row>
<row>
<option>Configuration device auto user code</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Auto-increment JTAG user code for multiple configuration devices</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Disable CONF_DONE and nSTATUS pull-ups on configuration device</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Generate Tabular Text File (.ttf) For Target Device</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Generate Raw Binary File (.rbf) For Target Device</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Generate Hexadecimal (Intel-Format) Output File (.hexout) for Target Device</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Hexadecimal Output File start address</option>
<setting>0</setting>
<default_value>0</default_value>
</row>
<row>
<option>Hexadecimal Output File count direction</option>
<setting>Up</setting>
<default_value>Up</default_value>
</row>
<row>
<option>Release clears before tri-states</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Auto-restart configuration after error</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
</assembler_settings>
<general_register_statistics>
<row>
<statistic>Total registers</statistic>
<value>4</value>
</row>
<row>
<statistic>Number of registers using Synchronous Clear</statistic>
<value>0</value>
</row>
<row>
<statistic>Number of registers using Synchronous Load</statistic>
<value>0</value>
</row>
<row>
<statistic>Number of registers using Asynchronous Clear</statistic>
<value>4</value>
</row>
<row>
<statistic>Number of registers using Asynchronous Load</statistic>
<value>0</value>
</row>
<row>
<statistic>Number of registers using Clock Enable</statistic>
<value>0</value>
</row>
<row>
<statistic>Number of registers using Preset</statistic>
<value>0</value>
</row>
</general_register_statistics>
<clock_settings_summary>
<row>
<clock_node_name>clk</clock_node_name>
<type>User Pin</type>
<fmax_requirement>None</fmax_requirement>
<early_latency units="ns">0.000</early_latency>
<late_latency units="ns">0.000</late_latency>
<multiply_base_fmax_by>N/A</multiply_base_fmax_by>
<divide_base_fmax_by>N/A</divide_base_fmax_by>
<offset>N/A</offset>
</row>
</clock_settings_summary>
<input_pins>
<row>
<name>X1p</name>
<pin__>W4</pin__>
<i_o_bank>7</i_o_bank>
<x_coordinate>52</x_coordinate>
<y_coordinate>0</y_coordinate>
<cell_number>2</cell_number>
<combinational_fan_out>2</combinational_fan_out>
<registered_fan_out>0</registered_fan_out>
<global>no</global>
<input_register>no</input_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<termination>Off</termination>
<location_assigned_by>Fitter</location_assigned_by>
</row>
<row>
<name>X2p</name>
<pin__>V3</pin__>
<i_o_bank>6</i_o_bank>
<x_coordinate>53</x_coordinate>
<y_coordinate>1</y_coordinate>
<cell_number>0</cell_number>
<combinational_fan_out>1</combinational_fan_out>
<registered_fan_out>0</registered_fan_out>
<global>no</global>
<input_register>no</input_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<termination>Off</termination>
<location_assigned_by>Fitter</location_assigned_by>
</row>
<row>
<name>Xs</name>
<pin__>W3</pin__>
<i_o_bank>7</i_o_bank>
<x_coordinate>52</x_coordinate>
<y_coordinate>0</y_coordinate>
<cell_number>3</cell_number>
<combinational_fan_out>1</combinational_fan_out>
<registered_fan_out>0</registered_fan_out>
<global>no</global>
<input_register>no</input_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<termination>Off</termination>
<location_assigned_by>Fitter</location_assigned_by>
</row>
<row>
<name>clk</name>
<pin__>L2</pin__>
<i_o_bank>5</i_o_bank>
<x_coordinate>53</x_coordinate>
<y_coordinate>19</y_coordinate>
<cell_number>3</cell_number>
<combinational_fan_out>4</combinational_fan_out>
<registered_fan_out>0</registered_fan_out>
<global>yes</global>
<input_register>no</input_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<termination>Off</termination>
<location_assigned_by>Fitter</location_assigned_by>
</row>
<row>
<name>rst</name>
<pin__>L3</pin__>
<i_o_bank>5</i_o_bank>
<x_coordinate>53</x_coordinate>
<y_coordinate>19</y_coordinate>
<cell_number>1</cell_number>
<combinational_fan_out>4</combinational_fan_out>
<registered_fan_out>0</registered_fan_out>
<global>yes</global>
<input_register>no</input_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<termination>Off</termination>
<location_assigned_by>Fitter</location_assigned_by>
</row>
</input_pins>
<output_pins>
<row>
<name>X</name>
<pin__>V4</pin__>
<i_o_bank>6</i_o_bank>
<x_coordinate>53</x_coordinate>
<y_coordinate>1</y_coordinate>
<cell_number>1</cell_number>
<output_register>no</output_register>
<output_enable_register>no</output_enable_register>
<power_up_high>no</power_up_high>
<slow_slew_rate>no</slow_slew_rate>
<pci_i_o_enabled>no</pci_i_o_enabled>
<open_drain>no</open_drain>
<tri_primitive>no</tri_primitive>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<current_strength>24mA</current_strength>
<termination>Off</termination>
<location_assigned_by>Fitter</location_assigned_by>
<load>Unspecified</load>
</row>
</output_pins>
<i_o_bank_usage>
<row>
<i_o_bank>1</i_o_bank>
<usage>0 / 29 ( 0 % )</usage>
<vccio_voltage>3.3V</vccio_voltage>
</row>
<row>
<i_o_bank>2</i_o_bank>
<usage>0 / 30 ( 0 % )</usage>
<vccio_voltage>3.3V</vccio_voltage>
</row>
<row>
<i_o_bank>3</i_o_bank>
<usage>0 / 51 ( 0 % )</usage>
<vccio_voltage>3.3V</vccio_voltage>
</row>
<row>
<i_o_bank>4</i_o_bank>
<usage>1 / 52 ( 2 % )</usage>
<vccio_voltage>3.3V</vccio_voltage>
</row>
<row>
<i_o_bank>5</i_o_bank>
<usage>2 / 29 ( 7 % )</usage>
<vccio_voltage>3.3V</vccio_voltage>
</row>
<row>
<i_o_bank>6</i_o_bank>
<usage>2 / 29 ( 7 % )</usage>
<vccio_voltage>3.3V</vccio_voltage>
</row>
<row>
<i_o_bank>7</i_o_bank>
<usage>2 / 52 ( 4 % )</usage>
<vccio_voltage>3.3V</vccio_voltage>
</row>
<row>
<i_o_bank>8</i_o_bank>
<usage>0 / 51 ( 0 % )</usage>
<vccio_voltage>3.3V</vccio_voltage>
</row>
<row>
<i_o_bank>9</i_o_bank>
<usage>0 / 6 ( 0 % )</usage>
<vccio_voltage>3.3V</vccio_voltage>
</row>
<row>
<i_o_bank>11</i_o_bank>
<usage>0 / 6 ( 0 % )</usage>
<vccio_voltage>3.3V</vccio_voltage>
</row>
</i_o_bank_usage>
<advanced_data___general>
<row>
<name>Status Code</name>
<value>0</value>
</row>
<row>
<name>Desired User Slack</name>
<value>0</value>
</row>
<row>
<name>Fit Attempts</name>
<value>1</value>
</row>
</advanced_data___general>
<advanced_data___placement_preparation>
<row>
<name>Auto Fit Point 1 - Fit Attempt 1</name>
<value>ff</value>
</row>
<row>
<name>Mid Wire Use - Fit Attempt 1</name>
<value>0</value>
</row>
<row>
<name>Mid Slack - Fit Attempt 1</name>
<value>999002</value>
</row>
<row>
<name>Internal Atom Count - Fit Attempt 1</name>
<value>8</value>
</row>
<row>
<name>LE/ALM Count - Fit Attempt 1</name>
<value>8</value>
</row>
<row>
<name>LAB Count - Fit Attempt 1</name>
<value>2</value>
</row>
<row>
<name>Outputs per Lab - Fit Attempt 1</name>
<value>0.500</value>
</row>
<row>
<name>Inputs per LAB - Fit Attempt 1</name>
<value>1.500</value>
</row>
<row>
<name>Global Inputs per LAB - Fit Attempt 1</name>
<value>1.000</value>
</row>
<row>
<name>LAB Constraint 'non-global clock / CE pair + async load' - Fit Attempt 1</name>
<value>0:2</value>
</row>
<row>
<name>LAB Constraint 'ce + sync load' - Fit Attempt 1</name>
<value>0:2</value>
</row>
<row>
<name>LAB Constraint 'non-global controls' - Fit Attempt 1</name>
<value>0:2</value>
</row>
<row>
<name>LAB Constraint 'un-route combination' - Fit Attempt 1</name>
<value>0:2</value>
</row>
<row>
<name>LAB Constraint 'non-global with asyn_clear' - Fit Attempt 1</name>
<value>0:1;1:1</value>
</row>
<row>
<name>LAB Constraint 'un-route with async_clear' - Fit Attempt 1</name>
<value>0:1;1:1</value>
</row>
<row>
<name>LAB Constraint 'non-global async clear + sync clear' - Fit Attempt 1</name>
<value>0:2</value>
</row>
<row>
<name>LAB Constraint 'global non-clock/non-asynch_clear' - Fit Attempt 1</name>
<value>0:2</value>
</row>
<row>
<name>LAB Constraint 'ygr_cl_ngclk_gclkce_sload_aload_constraint' - Fit Attempt 1</name>
<value>0:2</value>
</row>
<row>
<name>LAB Constraint 'global control signals' - Fit Attempt 1</name>
<value>0:1;2:1</value>
</row>
<row>
<name>LAB Constraint 'clock / ce pair constraint' - Fit Attempt 1</name>
<value>0:1;1:1</value>
</row>
<row>
<name>LAB Constraint 'aload_aclr pair with aload used' - Fit Attempt 1</name>
<value>0:2</value>
</row>
<row>
<name>LAB Constraint 'aload_aclr pair' - Fit Attempt 1</name>
<value>0:1;1:1</value>
</row>
<row>
<name>LAB Constraint 'sload_sclear pair' - Fit Attempt 1</name>
<value>0:2</value>
</row>
<row>
<name>LAB Constraint 'invert_a constraint' - Fit Attempt 1</name>
<value>0:1;1:1</value>
</row>
<row>
<name>LAB Constraint 'has placement constraint' - Fit Attempt 1</name>
<value>0:2</value>
</row>
<row>
<name>LEs in Chains - Fit Attempt 1</name>
<value>0</value>
</row>
<row>
<name>LEs in Long Chains - Fit Attempt 1</name>
<value>0</value>
</row>
<row>
<name>LABs with Chains - Fit Attempt 1</name>
<value>0</value>
</row>
<row>
<name>LABs with Multiple Chains - Fit Attempt 1</name>
<value>0</value>
</row>
<row>
<name>Time - Fit Attempt 1</name>
<value>0</value>
</row>
</advanced_data___placement_preparation>
<advanced_data___placement>
<row>
<name>Auto Fit Point 2 - Fit Attempt 1</name>
<value>ff</value>
</row>
<row>
<name>Early Wire Use - Fit Attempt 1</name>
<value>0</value>
</row>
<row>
<name>Early Slack - Fit Attempt 1</name>
<value>999130</value>
</row>
<row>
<name>Auto Fit Point 3 - Fit Attempt 1</name>
<value>ff</value>
</row>
<row>
<name>Mid Wire Use - Fit Attempt 1</name>
<value>0</value>
</row>
<row>
<name>Mid Slack - Fit Attempt 1</name>
<value>999130</value>
</row>
<row>
<name>Auto Fit Point 4 - Fit Attempt 1</name>
<value>ff</value>
</row>
<row>
<name>Late Wire Use - Fit Attempt 1</name>
<value>0</value>
</row>
<row>
<name>Late Slack - Fit Attempt 1</name>
<value>999130</value>
</row>
<row>
<name>Auto Fit Point 5 - Fit Attempt 1</name>
<value>ff</value>
</row>
<row>
<name>Time - Fit Attempt 1</name>
<value>0</value>
</row>
<row>
<name>Time in tsm_dat.dll - Fit Attempt 1</name>
<value>0.046</value>
</row>
<row>
<name>Time in tsm_tan.dll - Fit Attempt 1</name>
<value>0.016</value>
</row>
</advanced_data___placement>
<advanced_data___routing>
<row>
<name>Early Slack - Fit Attempt 1</name>
<value>998706</value>
</row>
<row>
<name>Mid Slack - Fit Attempt 1</name>
<value>998361</value>
</row>
<row>
<name>Late Slack - Fit Attempt 1</name>
<value>998361</value>
</row>
<row>
<name>Late Slack - Fit Attempt 1</name>
<value>998361</value>
</row>
<row>
<name>Late Wire Use - Fit Attempt 1</name>
<value>0</value>
</row>
<row>
<name>Time - Fit Attempt 1</name>
<value>0</value>
</row>
<row>
<name>Time in tsm_tan.dll - Fit Attempt 1</name>
<value>0.016</value>
</row>
</advanced_data___routing>
</talkback>
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -