📄 csb226.h
字号:
/* * (C) Copyright 2000, 2001, 2002 * Robert Schwebel, Pengutronix, r.schwebel@pengutronix.de. * * Configuration for the Cogent CSB226 board. For details see * http://www.cogcomp.com/csb_csb226.htm * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA *//* * include/configs/csb226.h - configuration options, board specific */#ifndef __CONFIG_H#define __CONFIG_H#define DEBUG 1/* * High Level Configuration Options * (easy to change) */#define CONFIG_PXA250 1 /* This is an PXA250 CPU */#define CONFIG_CSB226 1 /* on a CSB226 board */#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */ /* for timer/console/ethernet *//* * Hardware drivers *//* * select serial console configuration */#define CONFIG_FFUART 1 /* we use FFUART on CSB226 *//* allow to overwrite serial and ethaddr */#define CONFIG_ENV_OVERWRITE#define CONFIG_BAUDRATE 19200#undef CONFIG_MISC_INIT_R /* not used yet */#define CONFIG_COMMANDS (CFG_CMD_BDI|CFG_CMD_LOADB|CFG_CMD_IMI|CFG_CMD_FLASH|CFG_CMD_MEMORY|CFG_CMD_NET|CFG_CMD_ENV|CFG_CMD_RUN|CFG_CMD_ASKENV|CFG_CMD_ECHO|CFG_CMD_DHCP|CFG_CMD_CACHE)/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */#include <cmd_confdefs.h>#define CONFIG_BOOTDELAY 3#define CONFIG_BOOTARGS "console=ttyS0,19200 ip=192.168.1.10,192.168.1.5,,255,255,255,0,csb root=/dev/nfs, ether=0,0x08000000,eth0"#define CONFIG_ETHADDR FF:FF:FF:FF:FF:FF#define CONFIG_NETMASK 255.255.255.0#define CONFIG_IPADDR 192.168.1.56#define CONFIG_SERVERIP 192.168.1.5#define CONFIG_BOOTCOMMAND "bootm 0x40000"#define CONFIG_SHOW_BOOT_PROGRESS#define CONFIG_CMDLINE_TAG 1#if (CONFIG_COMMANDS & CFG_CMD_KGDB)#define CONFIG_KGDB_BAUDRATE 19200 /* speed to run kgdb serial port */#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */#endif/* * Miscellaneous configurable options *//* * Size of malloc() pool; this lives below the uppermost 128 KiB which are * used for the RAM copy of the uboot code * */#define CFG_MALLOC_LEN (128*1024)#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */#define CFG_LONGHELP /* undef to save memory */#define CFG_PROMPT "uboot> " /* Monitor Command Prompt */#define CFG_CBSIZE 128 /* Console I/O Buffer Size */#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */#define CFG_MAXARGS 16 /* max number of command args */#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */#define CFG_MEMTEST_START 0xa0400000 /* memtest works on */#define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */#define CFG_LOAD_ADDR 0xa3000000 /* default load address */ /* RS: where is this documented? */ /* RS: is this where U-Boot is */ /* RS: relocated to in RAM? */#define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */ /* RS: the oscillator is actually 3680130?? */#define CFG_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */ /* 0101000001 */ /* ^^^^^ Memory Speed 99.53 MHz */ /* ^^ Run Mode Speed = 2x Mem Speed */ /* ^^ Turbo Mode Sp. = 1x Run M. Sp. */#define CFG_MONITOR_LEN 0x20000 /* 128 KiB */ /* valid baudrates */#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }/* * Network chip */#define CONFIG_DRIVER_CS8900 1#define CS8900_BUS32 1#define CS8900_BASE 0x08000000/* * Stack sizes * * The stack sizes are set up in start.S using the settings below */#define CONFIG_STACKSIZE (128*1024) /* regular stack */#ifdef CONFIG_USE_IRQ#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */#endif/* * Physical Memory Map */#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */#define CFG_DRAM_BASE 0xa0000000 /* RAM starts here */#define CFG_DRAM_SIZE 0x02000000#define CFG_FLASH_BASE PHYS_FLASH_1# if 0/* FIXME: switch to _documented_ registers *//* * GPIO settings * * GP15 == nCS1 is 1 * GP24 == SFRM is 1 * GP25 == TXD is 1 * GP33 == nCS5 is 1 * GP39 == FFTXD is 1 * GP41 == RTS is 1 * GP47 == TXD is 1 * GP49 == nPWE is 1 * GP62 == LED_B is 1 * GP63 == TDM_OE is 1 * GP78 == nCS2 is 1 * GP79 == nCS3 is 1 * GP80 == nCS4 is 1 */#define CFG_GPSR0_VAL 0x03008000#define CFG_GPSR1_VAL 0xC0028282#define CFG_GPSR2_VAL 0x0001C000/* GP02 == DON_RST is 0 * GP23 == SCLK is 0 * GP45 == USB_ACT is 0 * GP60 == PLLEN is 0 * GP61 == LED_A is 0 * GP73 == SWUPD_LED is 0 */#define CFG_GPCR0_VAL 0x00800004#define CFG_GPCR1_VAL 0x30002000#define CFG_GPCR2_VAL 0x00000100/* GP00 == DON_READY is input * GP01 == DON_OK is input * GP02 == DON_RST is output * GP03 == RESET_IND is input * GP07 == RES11 is input * GP09 == RES12 is input * GP11 == SWUPDATE is input * GP14 == nPOWEROK is input * GP15 == nCS1 is output * GP17 == RES22 is input * GP18 == RDY is input * GP23 == SCLK is output * GP24 == SFRM is output * GP25 == TXD is output * GP26 == RXD is input * GP32 == RES21 is input * GP33 == nCS5 is output * GP34 == FFRXD is input * GP35 == CTS is input * GP39 == FFTXD is output * GP41 == RTS is output * GP42 == USB_OK is input * GP45 == USB_ACT is output * GP46 == RXD is input * GP47 == TXD is output * GP49 == nPWE is output * GP58 == nCPUBUSINT is input * GP59 == LANINT is input * GP60 == PLLEN is output * GP61 == LED_A is output * GP62 == LED_B is output * GP63 == TDM_OE is output * GP64 == nDSPINT is input * GP65 == STRAP0 is input * GP67 == STRAP1 is input * GP69 == STRAP2 is input * GP70 == STRAP3 is input * GP71 == STRAP4 is input * GP73 == SWUPD_LED is output * GP78 == nCS2 is output * GP79 == nCS3 is output * GP80 == nCS4 is output */#define CFG_GPDR0_VAL 0x03808004#define CFG_GPDR1_VAL 0xF002A282#define CFG_GPDR2_VAL 0x0001C200/* GP15 == nCS1 is AF10
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -