⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 pm828.h

📁 u-boot-1.1.6 源码包
💻 H
📖 第 1 页 / 共 2 页
字号:
#define CFG_HRCW_SLAVE6		0#define CFG_HRCW_SLAVE7		0/*----------------------------------------------------------------------- * Internal Memory Mapped Register */#define CFG_IMMR		0xF0000000/*----------------------------------------------------------------------- * Definitions for initial stack pointer and data area (in DPRAM) */#define CFG_INIT_RAM_ADDR	CFG_IMMR#define CFG_INIT_RAM_END	0x4000	/* End of used area in DPRAM	*/#define CFG_GBL_DATA_SIZE	128 /* size in bytes reserved for initial data*/#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET/*----------------------------------------------------------------------- * Start addresses for the final memory configuration * (Set up by the startup code) * Please note that CFG_SDRAM_BASE _must_ start at 0 * * 60x SDRAM is mapped at CFG_SDRAM_BASE, local SDRAM * is mapped at SDRAM_BASE2_PRELIM. */#define CFG_SDRAM_BASE		0x00000000#define CFG_FLASH_BASE		CFG_FLASH0_BASE#define CFG_MONITOR_BASE	TEXT_BASE#define CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */#define CFG_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()*/#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)# define CFG_RAMBOOT#endif#ifdef	CONFIG_PCI#define CONFIG_PCI_PNP#define CONFIG_EEPRO100#define CFG_RX_ETH_BUFFER	8		/* use 8 rx buffer on eepro100	*/#endif/* * Internal Definitions * * Boot Flags */#define BOOTFLAG_COLD		0x01	/* Normal Power-On: Boot from FLASH*/#define BOOTFLAG_WARM		0x02	/* Software reboot		   *//*----------------------------------------------------------------------- * Cache Configuration */#define CFG_CACHELINE_SIZE	32	/* For MPC8260 CPU		*/#if (CONFIG_COMMANDS & CFG_CMD_KGDB)#  define CFG_CACHELINE_SHIFT	5	/* log base 2 of the above value */#endif/*----------------------------------------------------------------------- * HIDx - Hardware Implementation-dependent Registers			 2-11 *----------------------------------------------------------------------- * HID0 also contains cache control - initially enable both caches and * invalidate contents, then the final state leaves only the instruction * cache enabled. Note that Power-On and Hard reset invalidate the caches, * but Soft reset does not. * * HID1 has only read-only information - nothing to set. */#define CFG_HID0_INIT	(HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\				HID0_IFEM|HID0_ABE)#define CFG_HID0_FINAL	(HID0_ICE|HID0_IFEM|HID0_ABE)#define CFG_HID2	0/*----------------------------------------------------------------------- * RMR - Reset Mode Register					 5-5 *----------------------------------------------------------------------- * turn on Checkstop Reset Enable */#define CFG_RMR		RMR_CSRE/*----------------------------------------------------------------------- * BCR - Bus Configuration					 4-25 *----------------------------------------------------------------------- */#define BCR_APD01	0x10000000#define CFG_BCR		(BCR_APD01|BCR_ETM|BCR_LETM)	/* 8260 mode *//*----------------------------------------------------------------------- * SIUMCR - SIU Module Configuration				 4-31 *----------------------------------------------------------------------- */#if 0#define CFG_SIUMCR	(SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_CS10PC01)#else#define CFG_SIUMCR	(SIUMCR_DPPC10|SIUMCR_APPC10)#endif/*----------------------------------------------------------------------- * SYPCR - System Protection Control				 4-35 * SYPCR can only be written once after reset! *----------------------------------------------------------------------- * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable */#if defined(CONFIG_WATCHDOG)#define CFG_SYPCR	(SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\			 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)#else#define CFG_SYPCR	(SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\			 SYPCR_SWRI|SYPCR_SWP)#endif /* CONFIG_WATCHDOG *//*----------------------------------------------------------------------- * TMCNTSC - Time Counter Status and Control			 4-40 *----------------------------------------------------------------------- * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk, * and enable Time Counter */#define CFG_TMCNTSC	(TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)/*----------------------------------------------------------------------- * PISCR - Periodic Interrupt Status and Control		 4-42 *----------------------------------------------------------------------- * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable * Periodic timer */#define CFG_PISCR	(PISCR_PS|PISCR_PTF|PISCR_PTE)/*----------------------------------------------------------------------- * SCCR - System Clock Control					 9-8 *----------------------------------------------------------------------- */#define CFG_SCCR	(SCCR_DFBRG00)/*----------------------------------------------------------------------- * RCCR - RISC Controller Configuration				13-7 *----------------------------------------------------------------------- */#define CFG_RCCR	0/* * Init Memory Controller: * * Bank Bus	Machine PortSz	Device * ---- ---	------- ------	------ *  0	60x	GPCM	64 bit	FLASH *  1	60x	SDRAM	64 bit	SDRAM * */	/* Initialize SDRAM on local bus	 */#define CFG_INIT_LOCAL_SDRAM/* Minimum mask to separate preliminary * address ranges for CS[0:2] */#define CFG_MIN_AM_MASK 0xC0000000/* * we use the same values for 32 MB and 128 MB SDRAM * refresh rate = 7.68 uS (100 MHz Bus Clock) */#define CFG_MPTPR	0x2000#define CFG_PSRT	0x16#define CFG_MRS_OFFS	0x00000000#if defined(CONFIG_BOOT_ROM)/* * Bank 0 - Boot ROM (8 bit wide) */#define CFG_BR0_PRELIM	((CFG_BOOTROM_BASE & BRx_BA_MSK)|\			 BRx_PS_8			|\			 BRx_MS_GPCM_P			|\			 BRx_V)#define CFG_OR0_PRELIM	(P2SZ_TO_AM(CFG_BOOTROM_SIZE)	|\			 ORxG_CSNT			|\			 ORxG_ACS_DIV1			|\			 ORxG_SCY_5_CLK			|\			 ORxG_EHTR			|\			 ORxG_TRLX)/* * Bank 1 - Flash (64 bit wide) */#define CFG_BR1_PRELIM	((CFG_FLASH_BASE & BRx_BA_MSK)	|\			 BRx_PS_64			|\			 BRx_MS_GPCM_P			|\			 BRx_V)#define CFG_OR1_PRELIM	(P2SZ_TO_AM(CFG_FLASH_SIZE)	|\			 ORxG_CSNT			|\			 ORxG_ACS_DIV1			|\			 ORxG_SCY_5_CLK			|\			 ORxG_EHTR			|\			 ORxG_TRLX)#else	/* ! CONFIG_BOOT_ROM *//* * Bank 0 - Flash (64 bit wide) */#define CFG_BR0_PRELIM	((CFG_FLASH_BASE & BRx_BA_MSK)	|\			 BRx_PS_64			|\			 BRx_MS_GPCM_P			|\			 BRx_V)#define CFG_OR0_PRELIM	(P2SZ_TO_AM(CFG_FLASH_SIZE)	|\			 ORxG_CSNT			|\			 ORxG_ACS_DIV1			|\			 ORxG_SCY_5_CLK			|\			 ORxG_EHTR			|\			 ORxG_TRLX)/* * Bank 1 - Disk-On-Chip */#define CFG_BR1_PRELIM	((CFG_DOC_BASE & BRx_BA_MSK)	|\			 BRx_PS_8			|\			 BRx_MS_GPCM_P			|\			 BRx_V)#define CFG_OR1_PRELIM	(P2SZ_TO_AM(CFG_DOC_SIZE)	|\			 ORxG_CSNT			|\			 ORxG_ACS_DIV1			|\			 ORxG_SCY_5_CLK			|\			 ORxG_EHTR			|\			 ORxG_TRLX)#endif /* CONFIG_BOOT_ROM *//* Bank 2 - SDRAM */#ifndef CFG_RAMBOOT#define CFG_BR2_PRELIM	((CFG_SDRAM_BASE & BRx_BA_MSK)	|\			 BRx_PS_64			|\			 BRx_MS_SDRAM_P			|\			 BRx_V)	/* SDRAM initialization values for 8-column chips	 */#define CFG_OR2_8COL	(CFG_MIN_AM_MASK		|\			 ORxS_BPD_4			|\			 ORxS_ROWST_PBI0_A9		|\			 ORxS_NUMR_12)#define CFG_PSDMR_8COL	(PSDMR_SDAM_A13_IS_A5		|\			 PSDMR_BSMA_A14_A16		|\			 PSDMR_SDA10_PBI0_A10		|\			 PSDMR_RFRC_7_CLK		|\			 PSDMR_PRETOACT_2W		|\			 PSDMR_ACTTORW_2W		|\			 PSDMR_LDOTOPRE_1C		|\			 PSDMR_WRC_1C			|\			 PSDMR_CL_2)	/* SDRAM initialization values for 9-column chips	 */#define CFG_OR2_9COL	(CFG_MIN_AM_MASK		|\			 ORxS_BPD_4			|\			 ORxS_ROWST_PBI0_A7		|\			 ORxS_NUMR_13)#define CFG_PSDMR_9COL	(PSDMR_SDAM_A14_IS_A5		|\			 PSDMR_BSMA_A13_A15		|\			 PSDMR_SDA10_PBI0_A9		|\			 PSDMR_RFRC_7_CLK		|\			 PSDMR_PRETOACT_2W		|\			 PSDMR_ACTTORW_2W		|\			 PSDMR_LDOTOPRE_1C		|\			 PSDMR_WRC_1C			|\			 PSDMR_CL_2)#define CFG_OR2_PRELIM	 CFG_OR2_9COL#define CFG_PSDMR	 CFG_PSDMR_9COL#endif /* CFG_RAMBOOT */#endif	/* __CONFIG_H */

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -