📄 mpc8541cds.h
字号:
/* * Copyright 2004 Freescale Semiconductor. * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA *//* * mpc8541cds board configuration file * * Please refer to doc/README.mpc85xxcds for more info. * */#ifndef __CONFIG_H#define __CONFIG_H/* High Level Configuration Options */#define CONFIG_BOOKE 1 /* BOOKE */#define CONFIG_E500 1 /* BOOKE e500 family */#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */#define CONFIG_CPM2 1 /* has CPM2 */#define CONFIG_MPC8541 1 /* MPC8541 specific */#define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */#define CONFIG_PCI#define CONFIG_TSEC_ENET /* tsec ethernet support */#define CONFIG_ENV_OVERWRITE#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/#define CONFIG_DDR_DLL /* possible DLL fix needed */#undef CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */#define CONFIG_DDR_ECC /* only for ECC DDR module */#define CONFIG_MEM_INIT_VALUE 0xDeadBeef/* * When initializing flash, if we cannot find the manufacturer ID, * assume this is the AMD flash associated with the CDS board. * This allows booting from a promjet. */#define CONFIG_ASSUME_AMD_FLASH#define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */#ifndef __ASSEMBLY__extern unsigned long get_clock_freq(void);#endif#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx *//* * These can be toggled for performance analysis, otherwise use default. */#define CONFIG_L2_CACHE /* toggle L2 cache */#define CONFIG_BTB /* toggle branch predition */#define CONFIG_ADDR_STREAMING /* toggle addr streaming */#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */#undef CFG_DRAM_TEST /* memory test, takes time */#define CFG_MEMTEST_START 0x00200000 /* memtest works on */#define CFG_MEMTEST_END 0x00400000/* * Base addresses -- Note these are effective addresses where the * actual resources get mapped (not physical addresses) */#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR *//* * DDR Setup */#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM *//* * Make sure required options are set */#ifndef CONFIG_SPD_EEPROM#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")#endif#undef CONFIG_CLOCKS_IN_MHZ/* * Local Bus Definitions *//* * FLASH on the Local Bus * Two banks, 8M each, using the CFI driver. * Boot from BR0/OR0 bank at 0xff00_0000 * Alternate BR1/OR1 bank at 0xff80_0000 * * BR0, BR1: * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 * Port Size = 16 bits = BRx[19:20] = 10 * Use GPCM = BRx[24:26] = 000 * Valid = BRx[31] = 1 * * 0 4 8 12 16 20 24 28 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 * * OR0, OR1: * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 * Reserved ORx[17:18] = 11, confusion here? * CSNT = ORx[20] = 1 * ACS = half cycle delay = ORx[21:22] = 11 * SCY = 6 = ORx[24:27] = 0110 * TRLX = use relaxed timing = ORx[29] = 1 * EAD = use external address latch delay = OR[31] = 1 * * 0 4 8 12 16 20 24 28 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx */#define CFG_FLASH_BASE 0xff000000 /* start of FLASH 8M */#define CFG_BR0_PRELIM 0xff801001#define CFG_BR1_PRELIM 0xff001001#define CFG_OR0_PRELIM 0xff806e65#define CFG_OR1_PRELIM 0xff806e65#define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE}#define CFG_MAX_FLASH_BANKS 2 /* number of banks */#define CFG_MAX_FLASH_SECT 128 /* sectors per device */#undef CFG_FLASH_CHECKSUM#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */#define CFG_FLASH_CFI_DRIVER#define CFG_FLASH_CFI#define CFG_FLASH_EMPTY_INFO/* * SDRAM on the Local Bus */#define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB *//* * Base Register 2 and Option Register 2 configure SDRAM. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. * * For BR2, need: * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 * port-size = 32-bits = BR2[19:20] = 11 * no parity checking = BR2[21:22] = 00 * SDRAM for MSEL = BR2[24:26] = 011 * Valid = BR[31] = 1 * * 0 4 8 12 16 20 24 28 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 * * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into * FIXME: the top 17 bits of BR2. */#define CFG_BR2_PRELIM 0xf0001861/* * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. * * For OR2, need: * 64MB mask for AM, OR2[0:7] = 1111 1100 * XAM, OR2[17:18] = 11 * 9 columns OR2[19-21] = 010 * 13 rows OR2[23-25] = 100 * EAD set for extra time OR[31] = 1 * * 0 4 8 12 16 20 24 28 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 */#define CFG_OR2_PRELIM 0xfc006901#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */#define CFG_LBC_LBCR 0x00000000 /* LB config reg */#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */#define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*//* * LSDMR masks */#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))/* * Common settings for all Local Bus SDRAM commands. * At run time, either BSMA1516 (for CPU 1.1) * or BSMA1617 (for CPU 1.0) (old) * is OR'ed in too. */#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \ | CFG_LBC_LSDMR_PRETOACT7 \ | CFG_LBC_LSDMR_ACTTORW7 \ | CFG_LBC_LSDMR_BL8 \ | CFG_LBC_LSDMR_WRC4 \ | CFG_LBC_LSDMR_CL3 \ | CFG_LBC_LSDMR_RFEN \ )/* * The CADMUS registers are connected to CS3 on CDS. * The new memory map places CADMUS at 0xf8000000. * * For BR3, need: * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 * port-size = 8-bits = BR[19:20] = 01 * no parity checking = BR[21:22] = 00 * GPMC for MSEL = BR[24:26] = 000 * Valid = BR[31] = 1 * * 0 4 8 12 16 20 24 28 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 * * For OR3, need: * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -