📄 icu862.h
字号:
#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */#if (CONFIG_COMMANDS & CFG_CMD_KGDB)#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */#endif/*----------------------------------------------------------------------- * SYPCR - System Protection Control 11-9 * SYPCR can only be written once after reset! *----------------------------------------------------------------------- * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze */#if defined(CONFIG_WATCHDOG)#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)#else#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)#endif/*----------------------------------------------------------------------- * SIUMCR - SIU Module Configuration 11-6 *----------------------------------------------------------------------- * PCMCIA config., multi-function pin tri-state */#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)/*----------------------------------------------------------------------- * TBSCR - Time Base Status and Control 11-26 *----------------------------------------------------------------------- * Clear Reference Interrupt Status, Timebase freezing enabled */#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)/*----------------------------------------------------------------------- * PISCR - Periodic Interrupt Status and Control 11-31 *----------------------------------------------------------------------- * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled */#define CFG_PISCR (PISCR_PS | PISCR_PITF)/*----------------------------------------------------------------------- * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 *----------------------------------------------------------------------- * set the PLL, the low-power modes and the reset control (15-29) */#define CFG_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \ PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)/*----------------------------------------------------------------------- * SCCR - System Clock and reset Control Register 15-27 *----------------------------------------------------------------------- * Set clock output, timebase and RTC source and divider, * power management and some other internal clocks */#ifdef CONFIG_100MHz /* for 100 MHz, external bus is half CPU clock */#define SCCR_MASK 0#define CFG_SCCR (SCCR_TBS | SCCR_COM00 | SCCR_DFSYNC00 | \ SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \ SCCR_DFLCD000 |SCCR_DFALCD00 | SCCR_EBDF01)#else /* up to 50 MHz we use a 1:1 clock */#define SCCR_MASK SCCR_EBDF11#define CFG_SCCR (SCCR_TBS | SCCR_COM00 | SCCR_DFSYNC00 | \ SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \ SCCR_DFLCD000 |SCCR_DFALCD00 )#endif /* CONFIG_100MHz *//*----------------------------------------------------------------------- * RCCR - RISC Controller Configuration Register 19-4 *----------------------------------------------------------------------- *//* +0x09C4 => DRQP = 10 (IDMA requests have lowest priority) */#define CFG_RCCR 0x0020/*----------------------------------------------------------------------- * PCMCIA stuff *----------------------------------------------------------------------- */#define CFG_PCMCIA_MEM_ADDR (0xE0000000)#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )#define CFG_PCMCIA_DMA_ADDR (0xE4000000)#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )#define CFG_PCMCIA_IO_ADDR (0xEC000000)#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )/*----------------------------------------------------------------------- * PCMCIA Power Switch * * The ICU862 uses a TPS2205 PC-Card Power-Interface Switch to * control the voltages on the PCMCIA slot which is connected to Port B *----------------------------------------------------------------------- */ /* Output pins */#define TPS2205_VCC5 0x00008000 /* PB.16: 5V Voltage Control */#define TPS2205_VCC3 0x00004000 /* PB.17: 3V Voltage Control */#define TPS2205_VPP_PGM 0x00002000 /* PB.18: PGM Voltage Control */#define TPS2205_VPP_VCC 0x00001000 /* PB.19: VPP Voltage Control */#define TPS2205_SHDN 0x00000200 /* PB.22: Shutdown */#define TPS2205_OUTPUTS ( TPS2205_VCC5 | TPS2205_VCC3 | \ TPS2205_VPP_PGM | TPS2205_VPP_VCC | \ TPS2205_SHDN) /* Input pins */#define TPS2205_OC 0x00000100 /* PB.23: Over-Current */#define TPS2205_INPUTS ( TPS2205_OC )/*----------------------------------------------------------------------- * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter) *----------------------------------------------------------------------- */#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */#undef CONFIG_IDE_LED /* LED for ide not supported */#undef CONFIG_IDE_RESET /* reset for ide not supported */#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */#define CFG_ATA_IDE0_OFFSET 0x0000#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR/* Offset for data I/O */#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)/* Offset for normal register accesses */#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)/* Offset for alternate registers */#define CFG_ATA_ALT_OFFSET 0x0100 /*----------------------------------------------------------------------- * *----------------------------------------------------------------------- * */#define CFG_DER 0/* Because of the way the 860 starts up and assigns CS0 the* entire address space, we have to set the memory controller* differently. Normally, you write the option register* first, and then enable the chip select by writing the* base register. For CS0, you must write the base register* first, followed by the option register.*//* * Init Memory Controller: * * BR0 and OR0 (FLASH) */#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */#define FLASH_BASE1_PRELIM 0x0 /* FLASH bank #1 */#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask *//* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */#define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)#define CFG_OR0_PRELIM 0xFF000954 /* Real values for the board */#define CFG_BR0_PRELIM 0x40000001 /* Real values for the board *//* * BR1 and OR1 (SDRAM) */#define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank */#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */#define CFG_OR_TIMING_SDRAM 0x00000800 /* BIH is not set */#define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM)#define CFG_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V)/* * Memory Periodic Timer Prescaler *//* periodic timer for refresh */#define CFG_MAMR_PTA 97 /* start with divider for 100 MHz *//* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank *//* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank *//* * MAMR settings for SDRAM *//* 8 column SDRAM */#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \ MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)/* 9 column SDRAM */#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \ MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)#define CFG_MAMR 0x13a01114/* * Internal Definitions * * Boot Flags */#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */#define BOOTFLAG_WARM 0x02 /* Software reboot */#ifdef CONFIG_MPC860T/* Interrupt level assignments.*/#define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */#endif /* CONFIG_MPC860T */#endif /* __CONFIG_H */
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -