⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 smc91c111.c

📁 qemu虚拟机代码
💻 C
📖 第 1 页 / 共 2 页
字号:
/*  * SMSC 91C111 Ethernet interface emulation * * Copyright (c) 2005 CodeSourcery, LLC. * Written by Paul Brook * * This code is licenced under the GPL */#include "vl.h"/* For crc32 */#include <zlib.h>/* Number of 2k memory pages available.  */#define NUM_PACKETS 4typedef struct {    uint32_t base;    VLANClientState *vc;    uint16_t tcr;    uint16_t rcr;    uint16_t cr;    uint16_t ctr;    uint16_t gpr;    uint16_t ptr;    uint16_t ercv;    void *pic;    int irq;    int bank;    int packet_num;    int tx_alloc;    /* Bitmask of allocated packets.  */    int allocated;    int tx_fifo_len;    int tx_fifo[NUM_PACKETS];    int rx_fifo_len;    int rx_fifo[NUM_PACKETS];    int tx_fifo_done_len;    int tx_fifo_done[NUM_PACKETS];    /* Packet buffer memory.  */    uint8_t data[NUM_PACKETS][2048];    uint8_t int_level;    uint8_t int_mask;    uint8_t macaddr[6];} smc91c111_state;#define RCR_SOFT_RST  0x8000#define RCR_STRIP_CRC 0x0200#define RCR_RXEN      0x0100#define TCR_EPH_LOOP  0x2000#define TCR_NOCRC     0x0100#define TCR_PAD_EN    0x0080#define TCR_FORCOL    0x0004#define TCR_LOOP      0x0002#define TCR_TXEN      0x0001#define INT_MD        0x80#define INT_ERCV      0x40#define INT_EPH       0x20#define INT_RX_OVRN   0x10#define INT_ALLOC     0x08#define INT_TX_EMPTY  0x04#define INT_TX        0x02#define INT_RCV       0x01#define CTR_AUTO_RELEASE  0x0800#define CTR_RELOAD        0x0002#define CTR_STORE         0x0001#define RS_ALGNERR      0x8000#define RS_BRODCAST     0x4000#define RS_BADCRC       0x2000#define RS_ODDFRAME     0x1000#define RS_TOOLONG      0x0800#define RS_TOOSHORT     0x0400#define RS_MULTICAST    0x0001/* Update interrupt status.  */static void smc91c111_update(smc91c111_state *s){    int level;    if (s->tx_fifo_len == 0)        s->int_level |= INT_TX_EMPTY;    if (s->tx_fifo_done_len != 0)        s->int_level |= INT_TX;    level = (s->int_level & s->int_mask) != 0;    pic_set_irq_new(s->pic, s->irq, level);}/* Try to allocate a packet.  Returns 0x80 on failure.  */static int smc91c111_allocate_packet(smc91c111_state *s){    int i;    if (s->allocated == (1 << NUM_PACKETS) - 1) {        return 0x80;    }    for (i = 0; i < NUM_PACKETS; i++) {        if ((s->allocated & (1 << i)) == 0)            break;    }    s->allocated |= 1 << i;    return i;}/* Process a pending TX allocate.  */static void smc91c111_tx_alloc(smc91c111_state *s){    s->tx_alloc = smc91c111_allocate_packet(s);    if (s->tx_alloc == 0x80)        return;    s->int_level |= INT_ALLOC;    smc91c111_update(s);}/* Remove and item from the RX FIFO.  */static void smc91c111_pop_rx_fifo(smc91c111_state *s){    int i;    s->rx_fifo_len--;    if (s->rx_fifo_len) {        for (i = 0; i < s->rx_fifo_len; i++)            s->rx_fifo[i] = s->rx_fifo[i + 1];        s->int_level |= INT_RCV;    } else {        s->int_level &= ~INT_RCV;    }    smc91c111_update(s);}/* Remove an item from the TX completion FIFO.  */static void smc91c111_pop_tx_fifo_done(smc91c111_state *s){    int i;    if (s->tx_fifo_done_len == 0)        return;    s->tx_fifo_done_len--;    for (i = 0; i < s->tx_fifo_done_len; i++)        s->tx_fifo_done[i] = s->tx_fifo_done[i + 1];}/* Release the memory allocated to a packet.  */static void smc91c111_release_packet(smc91c111_state *s, int packet){    s->allocated &= ~(1 << packet);    if (s->tx_alloc == 0x80)        smc91c111_tx_alloc(s);}/* Flush the TX FIFO.  */static void smc91c111_do_tx(smc91c111_state *s){    int i;    int len;    int control;    int add_crc;    uint32_t crc;    int packetnum;    uint8_t *p;    if ((s->tcr & TCR_TXEN) == 0)        return;    if (s->tx_fifo_len == 0)        return;    for (i = 0; i < s->tx_fifo_len; i++) {        packetnum = s->tx_fifo[i];        p = &s->data[packetnum][0];        /* Set status word.  */        *(p++) = 0x01;        *(p++) = 0x40;        len = *(p++);        len |= ((int)*(p++)) << 8;        len -= 6;        control = p[len + 1];        if (control & 0x20)            len++;        /* ??? This overwrites the data following the buffer.           Don't know what real hardware does.  */        if (len < 64 && (s->tcr & TCR_PAD_EN)) {            memset(p + len, 0, 64 - len);            len = 64;        }#if 0        /* The card is supposed to append the CRC to the frame.  However           none of the other network traffic has the CRC appended.           Suspect this is low level ethernet detail we don't need to worry           about.  */        add_crc = (control & 0x10) || (s->tcr & TCR_NOCRC) == 0;        if (add_crc) {            crc = crc32(~0, p, len);            memcpy(p + len, &crc, 4);            len += 4;        }#else        add_crc = 0;#endif        if (s->ctr & CTR_AUTO_RELEASE)            /* Race?  */            smc91c111_release_packet(s, packetnum);        else if (s->tx_fifo_done_len < NUM_PACKETS)            s->tx_fifo_done[s->tx_fifo_done_len++] = packetnum;        qemu_send_packet(s->vc, p, len);    }    s->tx_fifo_len = 0;    smc91c111_update(s);}/* Add a packet to the TX FIFO.  */static void smc91c111_queue_tx(smc91c111_state *s, int packet){    if (s->tx_fifo_len == NUM_PACKETS)        return;    s->tx_fifo[s->tx_fifo_len++] = packet;    smc91c111_do_tx(s);}static void smc91c111_reset(smc91c111_state *s){    s->bank = 0;    s->tx_fifo_len = 0;    s->tx_fifo_done_len = 0;    s->rx_fifo_len = 0;    s->allocated = 0;    s->packet_num = 0;    s->tx_alloc = 0;    s->tcr = 0;    s->rcr = 0;    s->cr = 0xa0b1;    s->ctr = 0x1210;    s->ptr = 0;    s->ercv = 0x1f;    s->int_level = INT_TX_EMPTY;    s->int_mask = 0;    smc91c111_update(s);}#define SET_LOW(name, val) s->name = (s->name & 0xff00) | val#define SET_HIGH(name, val) s->name = (s->name & 0xff) | (val << 8)static void smc91c111_writeb(void *opaque, target_phys_addr_t offset,                             uint32_t value){    smc91c111_state *s = (smc91c111_state *)opaque;    offset -= s->base;    if (offset == 14) {        s->bank = value;        return;    }    if (offset == 15)        return;    switch (s->bank) {    case 0:        switch (offset) {        case 0: /* TCR */            SET_LOW(tcr, value);            return;        case 1:            SET_HIGH(tcr, value);            return;        case 4: /* RCR */            SET_LOW(rcr, value);            return;        case 5:            SET_HIGH(rcr, value);            if (s->rcr & RCR_SOFT_RST)                smc91c111_reset(s);            return;        case 10: case 11: /* RPCR */            /* Ignored */            return;        }        break;    case 1:        switch (offset) {        case 0: /* CONFIG */            SET_LOW(cr, value);            return;        case 1:            SET_HIGH(cr,value);            return;        case 2: case 3: /* BASE */        case 4: case 5: case 6: case 7: case 8: case 9: /* IA */            /* Not implemented.  */            return;        case 10: /* Genral Purpose */            SET_LOW(gpr, value);            return;        case 11:            SET_HIGH(gpr, value);            return;        case 12: /* Control */            if (value & 1)                fprintf(stderr, "smc91c111:EEPROM store not implemented\n");            if (value & 2)                fprintf(stderr, "smc91c111:EEPROM reload not implemented\n");            value &= ~3;            SET_LOW(ctr, value);            return;        case 13:            SET_HIGH(ctr, value);            return;        }        break;    case 2:        switch (offset) {        case 0: /* MMU Command */            switch (value >> 5) {            case 0: /* no-op */                break;            case 1: /* Allocate for TX.  */                s->tx_alloc = 0x80;                s->int_level &= ~INT_ALLOC;                smc91c111_update(s);                smc91c111_tx_alloc(s);                break;            case 2: /* Reset MMU.  */                s->allocated = 0;                s->tx_fifo_len = 0;                s->tx_fifo_done_len = 0;                s->rx_fifo_len = 0;                s->tx_alloc = 0;                break;            case 3: /* Remove from RX FIFO.  */                smc91c111_pop_rx_fifo(s);                break;            case 4: /* Remove from RX FIFO and release.  */                if (s->rx_fifo_len > 0) {                    smc91c111_release_packet(s, s->rx_fifo[0]);                }                smc91c111_pop_rx_fifo(s);                break;            case 5: /* Release.  */                smc91c111_release_packet(s, s->packet_num);                break;            case 6: /* Add to TX FIFO.  */                smc91c111_queue_tx(s, s->packet_num);                break;            case 7: /* Reset TX FIFO.  */                s->tx_fifo_len = 0;                s->tx_fifo_done_len = 0;                break;            }            return;        case 1:            /* Ignore.  */            return;        case 2: /* Packet Number Register */            s->packet_num = value;            return;        case 3: case 4: case 5:

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -