📄 paob.rpt
字号:
Project Information d:\hjj\multiclock\paob.rpt
MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 05/30/2006 20:25:17
Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
paob EPF10K20TC144-4 3 25 0 0 0 % 47 4 %
User Pins: 3 25 0
Project Information d:\hjj\multiclock\paob.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
paob@56 clk
paob@10 clr
paob@81 mh0
paob@82 mh1
paob@83 mh2
paob@73 ml0
paob@78 ml1
paob@79 ml2
paob@80 ml3
paob@36 msh0
paob@37 msh1
paob@38 msh2
paob@39 msh3
paob@30 msl0
paob@31 msl1
paob@32 msl2
paob@33 msl3
paob@68 sh0
paob@69 sh1
paob@70 sh2
paob@41 sl0
paob@42 sl1
paob@65 sl2
paob@67 sl3
paob@12 s_p
Project Information d:\hjj\multiclock\paob.rpt
** FILE HIERARCHY **
|key:5|
|cnt10:12|
|cnt10:12|lpm_add_sub:78|
|cnt10:12|lpm_add_sub:78|addcore:adder|
|cnt10:12|lpm_add_sub:78|altshift:result_ext_latency_ffs|
|cnt10:12|lpm_add_sub:78|altshift:carry_ext_latency_ffs|
|cnt10:12|lpm_add_sub:78|altshift:oflow_ext_latency_ffs|
|count:17|
|count:17|cnt10:21|
|count:17|cnt10:21|lpm_add_sub:78|
|count:17|cnt10:21|lpm_add_sub:78|addcore:adder|
|count:17|cnt10:21|lpm_add_sub:78|altshift:result_ext_latency_ffs|
|count:17|cnt10:21|lpm_add_sub:78|altshift:carry_ext_latency_ffs|
|count:17|cnt10:21|lpm_add_sub:78|altshift:oflow_ext_latency_ffs|
|count:17|cnt10:26|
|count:17|cnt10:26|lpm_add_sub:78|
|count:17|cnt10:26|lpm_add_sub:78|addcore:adder|
|count:17|cnt10:26|lpm_add_sub:78|altshift:result_ext_latency_ffs|
|count:17|cnt10:26|lpm_add_sub:78|altshift:carry_ext_latency_ffs|
|count:17|cnt10:26|lpm_add_sub:78|altshift:oflow_ext_latency_ffs|
|count:17|cnt10:24|
|count:17|cnt10:24|lpm_add_sub:78|
|count:17|cnt10:24|lpm_add_sub:78|addcore:adder|
|count:17|cnt10:24|lpm_add_sub:78|altshift:result_ext_latency_ffs|
|count:17|cnt10:24|lpm_add_sub:78|altshift:carry_ext_latency_ffs|
|count:17|cnt10:24|lpm_add_sub:78|altshift:oflow_ext_latency_ffs|
|count:17|cnt10:23|
|count:17|cnt10:23|lpm_add_sub:78|
|count:17|cnt10:23|lpm_add_sub:78|addcore:adder|
|count:17|cnt10:23|lpm_add_sub:78|altshift:result_ext_latency_ffs|
|count:17|cnt10:23|lpm_add_sub:78|altshift:carry_ext_latency_ffs|
|count:17|cnt10:23|lpm_add_sub:78|altshift:oflow_ext_latency_ffs|
|count:17|cnt6:27|
|count:17|cnt6:27|lpm_add_sub:61|
|count:17|cnt6:27|lpm_add_sub:61|addcore:adder|
|count:17|cnt6:27|lpm_add_sub:61|altshift:result_ext_latency_ffs|
|count:17|cnt6:27|lpm_add_sub:61|altshift:carry_ext_latency_ffs|
|count:17|cnt6:27|lpm_add_sub:61|altshift:oflow_ext_latency_ffs|
|count:17|cnt6:28|
|count:17|cnt6:28|lpm_add_sub:61|
|count:17|cnt6:28|lpm_add_sub:61|addcore:adder|
|count:17|cnt6:28|lpm_add_sub:61|altshift:result_ext_latency_ffs|
|count:17|cnt6:28|lpm_add_sub:61|altshift:carry_ext_latency_ffs|
|count:17|cnt6:28|lpm_add_sub:61|altshift:oflow_ext_latency_ffs|
Device-Specific Information: d:\hjj\multiclock\paob.rpt
paob
***** Logic for device 'paob' compiled without errors.
Device: EPF10K20TC144-4
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
MultiVolt I/O = OFF
R R R R R R R R R R R R R R R R R R R R R R R R R
E E E E E c E E E E E E E E E E E E E E E E E E E E
S S S S S l S S S S S S S S G G G G V S S S S S S S S S S S S
E E E E E G k E E E V E E E E G E N N N N C E E E E E E V E E E E E E
R R R R R N 1 R R R C R R R R N R D D D D C R R R R R R C R R R R R R
V V V V V D 0 V V V C V V V V D V I I I I I V V V s V V V C V V V V V V
E E E E E I m E E E I E E E E I E N N N N N E E E h E E E I E E E E E E
D D D D D O s D D D O D D D D O D T T T T T D D D 3 D D D O D D D D D D
--------------------------------------------------------------------------_
/ 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110 |_
/ 143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109 |
#TCK | 1 108 | ^DATA0
^CONF_DONE | 2 107 | ^DCLK
^nCEO | 3 106 | ^nCE
#TDO | 4 105 | #TDI
VCCIO | 5 104 | GNDIO
VCCINT | 6 103 | GNDINT
RESERVED | 7 102 | RESERVED
RESERVED | 8 101 | RESERVED
RESERVED | 9 100 | RESERVED
clr | 10 99 | RESERVED
RESERVED | 11 98 | RESERVED
s_p | 12 97 | RESERVED
RESERVED | 13 96 | RESERVED
RESERVED | 14 95 | RESERVED
GNDIO | 15 94 | VCCIO
GNDINT | 16 93 | VCCINT
mh3 | 17 92 | RESERVED
RESERVED | 18 91 | RESERVED
RESERVED | 19 EPF10K20TC144-4 90 | RESERVED
RESERVED | 20 89 | RESERVED
RESERVED | 21 88 | RESERVED
RESERVED | 22 87 | RESERVED
RESERVED | 23 86 | RESERVED
VCCIO | 24 85 | GNDIO
VCCINT | 25 84 | GNDINT
RESERVED | 26 83 | mh2
RESERVED | 27 82 | mh1
RESERVED | 28 81 | mh0
RESERVED | 29 80 | ml3
msl0 | 30 79 | ml2
msl1 | 31 78 | ml1
msl2 | 32 77 | ^MSEL0
msl3 | 33 76 | ^MSEL1
#TMS | 34 75 | VCCINT
^nSTATUS | 35 74 | ^nCONFIG
msh0 | 36 73 | ml0
| 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 _|
\ 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 |
\---------------------------------------------------------------------------
m m m G s s R R V R R R R G R V V G G c G G R R V R R R s G s s s s V R
s s s N l l E E C E E E E N E C C N N l N N E E C E E E l N l h h h C E
h h h D 0 1 S S C S S S S D S C C D D k D D S S C S S S 2 D 3 0 1 2 C S
1 2 3 I E E I E E E E I E I I I I I I E E I E E E I I E
O R R O R R R R O R N N N N N N R R O R R R O O R
V V V V V V V T T T T T T V V V V V V
E E E E E E E E E E E E E
D D D D D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: d:\hjj\multiclock\paob.rpt
paob
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
F1 8/ 8(100%) 1/ 8( 12%) 4/ 8( 50%) 1/2 1/2 3/22( 13%)
F5 3/ 8( 37%) 2/ 8( 25%) 3/ 8( 37%) 1/2 1/2 4/22( 18%)
F8 2/ 8( 25%) 2/ 8( 25%) 2/ 8( 25%) 2/2 1/2 8/22( 36%)
F9 4/ 8( 50%) 3/ 8( 37%) 2/ 8( 25%) 2/2 1/2 6/22( 27%)
F19 8/ 8(100%) 2/ 8( 25%) 6/ 8( 75%) 2/2 1/2 9/22( 40%)
F21 6/ 8( 75%) 1/ 8( 12%) 2/ 8( 25%) 2/2 0/2 1/22( 4%)
F22 8/ 8(100%) 2/ 8( 25%) 5/ 8( 62%) 2/2 1/2 8/22( 36%)
F23 8/ 8(100%) 2/ 8( 25%) 6/ 8( 75%) 2/2 1/2 8/22( 36%)
Embedded Column Row
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -