⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 f2812_nobios_noflash_signal_processor.cmd

📁 TMSC320F2812串口SCI通信,SCIA,SCIB,波特率设置
💻 CMD
字号:
MEMORY
{
PAGE 0:        /* Program Memory */
   ZONE1       : origin = 0x004000, length = 0x002000     /* XINTF zone 1 */
   RAML0       : origin = 0x008000, length = 0x001000     /* on-chip RAM block L0 */
   ZONE6       : origin = 0x100000, length = 0x080000     /* XINTF zone 6 */
   OTP         : origin = 0x3D7800, length = 0x000800     /* on-chip OTP */
   FLASHJ      : origin = 0x3D8000, length = 0x002000     /* on-chip FLASH */
   FLASHI      : origin = 0x3DA000, length = 0x002000     /* on-chip FLASH */
   FLASHH      : origin = 0x3DC000, length = 0x004000     /* on-chip FLASH */
   FLASHG      : origin = 0x3E0000, length = 0x004000     /* on-chip FLASH */
   FLASHF      : origin = 0x3E4000, length = 0x004000     /* on-chip FLASH */
   FLASHE      : origin = 0x3E8000, length = 0x004000     /* on-chip FLASH */
   FLASHD      : origin = 0x3EC000, length = 0x004000     /* on-chip FLASH */
   FLASHC      : origin = 0x3F0000, length = 0x004000     /* on-chip FLASH */
   FLASHB      : origin = 0x3F4000, length = 0x002000     /* on-chip FLASH */   
   FLASHA      : origin = 0x3F6000, length = 0x001FF5     /* on-chip FLASH */
   
   BEGIN       : origin = 0x3F8000, length = 0x000002     /* Part of H0.  Used for "boot to H0" bootloader mode. */
   
   PRAMH0      : origin = 0x3F8002, length = 0x000FFE     /*0x2000 /* portion of H0 we've mapped to PAGE 0 */
/* ZONE7       : origin = 0x3FC000, length = 0x003FC0     /* XINTF zone 7 available if MP/MCn=1 */ 
   CSM_PWL     : origin = 0x3F7FF8, length = 0x000008     /* CSM password locations in FLASHA */
   ROM         : origin = 0x3FF000, length = 0x000FC0     /* boot ROM available if MP/MCn=0 */
   RESET       : origin = 0x3FFFC0, length = 0x000002     /* part of boot ROM (MP/MCn=0) or XINTF zone 7 (MP/MCn=1) */
   VECTORS     : origin = 0x3FFFC2, length = 0x00003E     /* part of boot ROM (MP/MCn=0) or XINTF zone 7 (MP/MCn=1) */

 PAGE 1 :   /* Data Memory */
   RAMM0       : origin = 0x000000, length = 0x000400     /* on-chip RAM block M0 */
   RAMM1       : origin = 0x000400, length = 0x000400     /* on-chip RAM block M1 */
   DEV_EMU     : origin = 0x000880, length = 0x000180     /* device emulation registers */
   FLASH_REGS  : origin = 0x000A80, length = 0x000060     /* FLASH registers */
   CSM         : origin = 0x000AE0, length = 0x000010     /* code security module registers */
   XINTF       : origin = 0x000B20, length = 0x000020     /* external interface registers */
   CPU_TIMER0  : origin = 0x000C00, length = 0x000008     /* CPU Timer0 registers (CPU Timer1 and Timer2 are reserved for BIOS)*/
   PIE_CTRL    : origin = 0x000CE0, length = 0x000020     /* PIE control registers */
   PIE_VECT    : origin = 0x000D00, length = 0x000100     /* PIE vector table */
   SYSTEM      : origin = 0x007010, length = 0x000020     /* System control registers */
   SCI_A       : origin = 0x007050, length = 0x000010     /* SCI-A registers */
   XINTRUPT    : origin = 0x007070, length = 0x000010     /* external interrupt registers */
   GPIOMUX     : origin = 0x0070C0, length = 0x000020     /* GPIO mux registers */
   GPIODAT     : origin = 0x0070E0, length = 0x000020     /* GPIO data registers */
   SCI_B       : origin = 0x007750, length = 0x000010     /* SCI-B registers */
   RAML1       : origin = 0x009000, length = 0x001000     /* on-chip RAM block L1 */  
   DRAMH0      : origin = 0x3f9000, length = 0x001000     /* portion of H0 we've mapped to PAGE 1 */
   ZONE2       : origin = 0x080000, length = 0x080000     /* XINTF zone 2 corresponding the memory of the SRAM */
   ZONE0_K     : origin = 0x002000, length = 0x000080     /* XINTF zone 0 corresponding the memory of the FPGA 128 X 16*/
   ZONE0_F     : origin = 0x002080, length = 0x000006     /* XINTF zone 0 corresponding the memory of the FPGA 128 X 16*/
   ECAN_REG    : origin = 0x006000, length = 0x000100
   ECAN_MBOX   : origin = 0x006100, length = 0x000100
}

  
SECTIONS
{
/*** Compiler Required Sections ***/
    ramfuncs         : > PRAMH0,      PAGE = 0  
   .text             : > PRAMH0,      PAGE = 0
   .cinit            : > PRAMH0,      PAGE = 0
   .stack            : > RAMM1,       PAGE = 1
   .bss              : > DRAMH0,      PAGE = 1                /*save receive and transmit data*/
   .ebss             : > DRAMH0,      PAGE = 1
   .const            : > RAMM0,       PAGE = 1
   .econst           : > RAMM0,       PAGE = 1      
   .sysmem           : > RAMM1,       PAGE = 1
   .reset            : > RESET,       PAGE = 0 , TYPE = DSECT  /* we are not using the .reset section */
   KDRAMdata         : > ZONE0_K,     PAGE = 1
   FPGAdata          : > ZONE0_F,     PAGE = 1
/*** User Defined Sections ***/
   codestart         : > BEGIN,       PAGE = 0                 /* Used by file DSP28_CodeStartBranch.asm */
 
  /*** Peripheral Frame 0 Register Structures ***/
   DevEmuRegsFile    : > DEV_EMU,     PAGE = 1
   FlashRegsFile     : > FLASH_REGS,  PAGE = 1
   CsmRegsFile       : > CSM,         PAGE = 1
   XintfRegsFile     : > XINTF,       PAGE = 1
   CpuTimer0RegsFile : > CPU_TIMER0,  PAGE = 1  
   PieCtrlRegsFile   : > PIE_CTRL,    PAGE = 1      
   PieVectTableFile  : > PIE_VECT,    PAGE = 1

/*** Peripheral Frame 1 Register Structures ***/
   SysCtrlRegsFile   : > SYSTEM,      PAGE = 1
   SciaRegsFile      : > SCI_A,       PAGE = 1
   XIntruptRegsFile  : > XINTRUPT,    PAGE = 1
   GpioMuxRegsFile   : > GPIOMUX,     PAGE = 1
   GpioDataRegsFile  : > GPIODAT      PAGE = 1
   ScibRegsFile      : > SCI_B,       PAGE = 1
   ECanaRegsFile     : > ECAN_REG     PAGE = 1 
   ECanaMboxesFile   : > ECAN_MBOX    PAGE = 1
  
}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -