⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 clock.rpt

📁 maxplus2变得电子钟程序/// /// /////
💻 RPT
📖 第 1 页 / 共 4 页
字号:
         #  seclow2
         # !seclow0;

-- Node name is ':235' 
-- Equation name is '_LC2_D23', type is buried 
!_LC2_D23 = _LC2_D23~NOT;
_LC2_D23~NOT = LCELL( _EQ030);
  _EQ030 = !sechigh2
         #  sechigh1
         # !sechigh0;

-- Node name is ':251' 
-- Equation name is '_LC8_B32', type is buried 
!_LC8_B32 = _LC8_B32~NOT;
_LC8_B32~NOT = LCELL( _EQ031);
  _EQ031 = !minlow3
         #  minlow2
         #  minlow1
         # !minlow0;

-- Node name is '~292~1' 
-- Equation name is '~292~1', location is LC3_B34, type is buried.
-- synthesized logic cell 
_LC3_B34 = LCELL( _EQ032);
  _EQ032 =  hourlow0 & !hourlow1;

-- Node name is ':292' 
-- Equation name is '_LC1_B33', type is buried 
!_LC1_B33 = _LC1_B33~NOT;
_LC1_B33~NOT = LCELL( _EQ033);
  _EQ033 = !hourlow3
         #  hourlow2
         #  hourlow1
         # !hourlow0;

-- Node name is '~311~1' 
-- Equation name is '~311~1', location is LC2_B33, type is buried.
-- synthesized logic cell 
_LC2_B33 = LCELL( _EQ034);
  _EQ034 = !hourhigh1
         #  hourhigh0
         #  hourlow2;

-- Node name is '~311~2' 
-- Equation name is '~311~2', location is LC5_B30, type is buried.
-- synthesized logic cell 
!_LC5_B30 = _LC5_B30~NOT;
_LC5_B30~NOT = LCELL( _EQ035);
  _EQ035 = !hourlow3 &  _LC2_B34;

-- Node name is '~501~1' 
-- Equation name is '~501~1', location is LC5_B32, type is buried.
-- synthesized logic cell 
_LC5_B32 = LCELL( _EQ036);
  _EQ036 =  _LC4_B33 &  minhigh0 & !minhigh1 &  minhigh2;

-- Node name is '~513~1' 
-- Equation name is '~513~1', location is LC4_B33, type is buried.
-- synthesized logic cell 
_LC4_B33 = LCELL( _EQ037);
  _EQ037 =  hourlow3 & !_LC1_B33
         # !_LC1_B33 & !_LC2_B34
         # !_LC1_B33 &  _LC2_B33;

-- Node name is ':609' 
-- Equation name is '_LC7_B25', type is buried 
_LC7_B25 = LCELL( _EQ038);
  _EQ038 =  _LC8_B32 &  minhigh0 &  minhigh1 & !minhigh2
         # !minhigh0 &  minhigh2
         # !_LC8_B32 &  minhigh2;

-- Node name is '~610~1' 
-- Equation name is '~610~1', location is LC3_B25, type is buried.
-- synthesized logic cell 
_LC3_B25 = LCELL( _EQ039);
  _EQ039 =  _LC8_B32 & !minhigh2
         #  _LC8_B32 &  minhigh1
         #  _LC8_B32 & !minhigh0;

-- Node name is ':726' 
-- Equation name is '_LC6_B36', type is buried 
_LC6_B36 = LCELL( _EQ040);
  _EQ040 =  _LC2_D23 &  _LC5_B36 & !_LC8_B32
         # !_LC2_D23 &  minlow3;

-- Node name is ':732' 
-- Equation name is '_LC4_B36', type is buried 
_LC4_B36 = LCELL( _EQ041);
  _EQ041 = !_LC3_B36 & !_LC8_B32 &  minlow2
         #  _LC2_D23 &  _LC3_B36 & !_LC8_B32 & !minlow2
         # !_LC2_D23 &  minlow2;

-- Node name is ':738' 
-- Equation name is '_LC7_B32', type is buried 
_LC7_B32 = LCELL( _EQ042);
  _EQ042 = !_LC8_B32 & !minlow0 &  minlow1
         #  _LC2_D23 & !_LC8_B32 &  minlow0 & !minlow1
         # !_LC2_D23 &  minlow1;

-- Node name is ':750' 
-- Equation name is '_LC8_B25', type is buried 
_LC8_B25 = LCELL( _EQ043);
  _EQ043 =  _LC2_D23 &  _LC7_B25
         # !_LC2_D23 &  minhigh2;

-- Node name is ':884' 
-- Equation name is '_LC6_D23', type is buried 
_LC6_D23 = LCELL( _EQ044);
  _EQ044 =  _LC1_C30 &  sechigh0 &  sechigh1 & !sechigh2
         # !sechigh0 &  sechigh2
         # !_LC1_C30 &  sechigh2;

-- Node name is ':890' 
-- Equation name is '_LC4_D23', type is buried 
_LC4_D23 = LCELL( _EQ045);
  _EQ045 = !_LC1_C30 &  sechigh1
         # !_LC2_D23 & !sechigh0 &  sechigh1
         #  _LC1_C30 & !_LC2_D23 &  sechigh0 & !sechigh1;

-- Node name is '~932~1' 
-- Equation name is '~932~1', location is LC4_B25, type is buried.
-- synthesized logic cell 
_LC4_B25 = LCELL( _EQ046);
  _EQ046 =  _LC3_B25 & !minhigh0 &  minhigh1
         #  _LC3_B32 &  minhigh1;

-- Node name is '~938~1' 
-- Equation name is '~938~1', location is LC3_B32, type is buried.
-- synthesized logic cell 
!_LC3_B32 = _LC3_B32~NOT;
_LC3_B32~NOT = LCELL( _EQ047);
  _EQ047 =  _LC1_C30 &  _LC2_D23 &  _LC8_B32;

-- Node name is '~944~1' 
-- Equation name is '~944~1', location is LC7_B30, type is buried.
-- synthesized logic cell 
_LC7_B30 = LCELL( _EQ048);
  _EQ048 = !hourlow2 &  _LC5_B32
         # !_LC2_B34 &  _LC5_B32
         #  _LC1_B25;

-- Node name is '~950~1' 
-- Equation name is '~950~1', location is LC3_B30, type is buried.
-- synthesized logic cell 
_LC3_B30 = LCELL( _EQ049);
  _EQ049 = !_LC2_B34 &  _LC5_B32
         #  _LC1_B25;

-- Node name is '~956~1' 
-- Equation name is '~956~1', location is LC4_B34, type is buried.
-- synthesized logic cell 
_LC4_B34 = LCELL( _EQ050);
  _EQ050 = !hourlow0 &  hourlow1 &  _LC5_B32
         #  hourlow1 &  _LC1_B25;

-- Node name is '~962~1' 
-- Equation name is '~962~1', location is LC1_B25, type is buried.
-- synthesized logic cell 
!_LC1_B25 = _LC1_B25~NOT;
_LC1_B25~NOT = LCELL( _EQ051);
  _EQ051 = !_LC3_B32 &  minhigh0 & !minhigh1 &  minhigh2;

-- Node name is '~968~1' 
-- Equation name is '~968~1', location is LC5_B33, type is buried.
-- synthesized logic cell 
_LC5_B33 = LCELL( _EQ052);
  _EQ052 = !hourhigh0 &  _LC1_B33
         #  _LC4_B33
         #  _LC1_B25;



Project Information                                           e:\eda\clock.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Multi-Level

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'ACEX1K' family

      CARRY_CHAIN                         = ignore
      CARRY_CHAIN_LENGTH                  = 32
      CASCADE_CHAIN                       = ignore
      CASCADE_CHAIN_LENGTH                = 2
      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SUBFACTOR_EXTRACTION                = on
      IGNORE_SOFT_BUFFERS                 = on
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Use Quartus Fitter                        = on
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:01
   Fitter                                 00:00:03
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:05


Memory Allocated
-----------------

Peak memory allocated during compilation  = 25,821K

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -