⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 pipemult_lc_phys_syn.tan.rpt

📁 使用Quartus II 5.0开发指导手册
💻 RPT
📖 第 1 页 / 共 5 页
字号:
; Timing Analyzer Summary                                                                                                                                                                                                                                                                                                                                                                                      ;
+------------------------------+----------+----------------------------------+----------------------------------+-----------------------------------------------------------------------------------------------------+-------------------------------------------------------------------------------------------------------------------------------------------------+------------+----------+--------------+
; Type                         ; Slack    ; Required Time                    ; Actual Time                      ; From                                                                                                ; To                                                                                                                                              ; From Clock ; To Clock ; Failed Paths ;
+------------------------------+----------+----------------------------------+----------------------------------+-----------------------------------------------------------------------------------------------------+-------------------------------------------------------------------------------------------------------------------------------------------------+------------+----------+--------------+
; Worst-case tsu               ; N/A      ; None                             ; 2.762 ns                         ; wren                                                                                                ; ram:inst1|altsyncram:ram_block_rtl_0|altsyncram_1p51:auto_generated|ram_block1a0~porta_datain_reg15                                             ;            ; clk1     ; 0            ;
; Worst-case tco               ; N/A      ; None                             ; 7.743 ns                         ; ram:inst1|altsyncram:ram_block_rtl_0|altsyncram_1p51:auto_generated|ram_block1a0~portb_address_reg4 ; q[9]                                                                                                                                            ; clk1       ;          ; 0            ;
; Worst-case th                ; N/A      ; None                             ; 0.954 ns                         ; datab[2]                                                                                            ; mult:inst|lpm_mult:lpm_mult_component|mult_0cr:auto_generated|alt_mac_mult:mac_mult2|datab_n[2]                                                 ;            ; clk1     ; 0            ;
; Clock Setup: 'clk1'          ; 0.441 ns ; 250.00 MHz ( period = 4.000 ns ) ; 280.98 MHz ( period = 3.559 ns ) ; mult:inst|lpm_mult:lpm_mult_component|mult_0cr:auto_generated|alt_mac_mult:mac_mult2|dataa_n[2]     ; mult:inst|lpm_mult:lpm_mult_component|mult_0cr:auto_generated|alt_mac_mult:mac_mult2|lpm_mult:mult|mult_tf71:auto_generated|add2_result[10]~199 ; clk1       ; clk1     ; 0            ;
; Clock Hold: 'clk1'           ; 0.436 ns ; 250.00 MHz ( period = 4.000 ns ) ; N/A                              ; ram:inst1|ram_block~0                                                                               ; ram:inst1|altsyncram:ram_block_rtl_0|altsyncram_1p51:auto_generated|ram_block1a0~portb_address_reg0                                             ; clk1       ; clk1     ; 0            ;
; Total number of failed paths ;          ;                                  ;                                  ;                                                                                                     ;                                                                                                                                                 ;            ;          ; 0            ;
+------------------------------+----------+----------------------------------+----------------------------------+-----------------------------------------------------------------------------------------------------+-------------------------------------------------------------------------------------------------------------------------------------------------+------------+----------+--------------+


+---------------------------------------------------------------------------------------------------------+
; Timing Analyzer Settings                                                                                ;
+-------------------------------------------------------+--------------------+------+-------+-------------+
; Option                                                ; Setting            ; From ; To    ; Entity Name ;
+-------------------------------------------------------+--------------------+------+-------+-------------+
; Device Name                                           ; EP2S15F484C3       ;      ;       ;             ;
; Timing Models                                         ; Preliminary        ;      ;       ;             ;
; Number of source nodes to report per destination node ; 10                 ;      ;       ;             ;
; Number of destination nodes to report                 ; 10                 ;      ;       ;             ;
; Number of paths to report                             ; 200                ;      ;       ;             ;
; Report Minimum Timing Checks                          ; Off                ;      ;       ;             ;
; Use Fast Timing Models                                ; Off                ;      ;       ;             ;
; Report IO Paths Separately                            ; Off                ;      ;       ;             ;
; Default hold multicycle                               ; Same as Multicycle ;      ;       ;             ;
; Cut paths between unrelated clock domains             ; On                 ;      ;       ;             ;
; Cut off read during write signal paths                ; On                 ;      ;       ;             ;
; Cut off feedback from I/O pins                        ; On                 ;      ;       ;             ;
; Report Combined Fast/Slow Timing                      ; Off                ;      ;       ;             ;
; Ignore Clock Settings                                 ; Off                ;      ;       ;             ;
; Analyze latches as synchronous elements               ; Off                ;      ;       ;             ;
; Enable Recovery/Removal analysis                      ; Off                ;      ;       ;             ;
; Enable Clock Latency                                  ; Off                ;      ;       ;             ;
; Clock Settings                                        ; clk1               ;      ; clk1  ;             ;
; Input Maximum Delay                                   ; 3.5ns              ; *    ; data* ;             ;
+-------------------------------------------------------+--------------------+------+-------+-------------+


+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -