microblaze_enable_interrupts.s

来自「uclinux在fpga上的移植时」· S 代码 · 共 54 行

S
54
字号
####################################################################### Copyright (c) 2004 Xilinx, Inc.  All rights reserved. # # Xilinx, Inc. # XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS" AS A # COURTESY TO YOU.  BY PROVIDING THIS DESIGN, CODE, OR INFORMATION AS # ONE POSSIBLE   IMPLEMENTATION OF THIS FEATURE, APPLICATION OR # STANDARD, XILINX IS MAKING NO REPRESENTATION THAT THIS IMPLEMENTATION # IS FREE FROM ANY CLAIMS OF INFRINGEMENT, AND YOU ARE RESPONSIBLE # FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE FOR YOUR IMPLEMENTATION. # XILINX EXPRESSLY DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO # THE ADEQUACY OF THE IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO # ANY WARRANTIES OR REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE # FROM CLAIMS OF INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY # AND FITNESS FOR A PARTICULAR PURPOSE. # # File   : microblaze_enable_interrupts.s# Date   : 2002, March 20.# Company: Xilinx# Group  : Emerging Software Technologies## Summary:# Enable interrupts on the microblaze.## $Id: microblaze_enable_interrupts.s,v 1.2 2004/07/31 23:46:47 sathya Exp $#####################################################################		.text	.globl	microblaze_enable_interrupts	.ent	microblaze_enable_interrupts	.align	2microblaze_enable_interrupts:		#Make space on stack for a temporary	addi	r1, r1, -4	#Save register r12	swi	r12, r1, 0	#Read the MSR register	mfs	r12, rmsr	#Set the interrupt enable bit	ori	r12, r12, 2	#Save the MSR register	mts	rmsr, r12	#Load register r12	lwi	r12, r1, 0	#Return	rtsd	r15, 8	#Update stack in the delay slot	addi	r1, r1, 4	.end	microblaze_enable_interrupts	  

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?