syn_pro_stopwatch.sdc

来自「Xilinx ISE 官方源代码盘第九章」· SDC 代码 · 共 48 行

SDC
48
字号
# Synplicity, Inc. constraint file
# J:\ISE\watch_sc\Synplify_Pro\Syn_Pro_stopwatch.sdc
# Written on Fri Dec 06 09:54:17 2002
# by Synplify Pro, 7.2         Scope Editor

#
# Clocks
#
define_clock           -virtual -name {clk}  -freq 100.000 -clockgroup default_clkgroup

#
# Inputs/Outputs
#
define_input_delay               -default -clock {clk} -route 2.00 -ref clk:r
define_output_delay              -default -clock {clk} -route 2.00 -ref clk:r
define_input_delay -disable      {clk}
define_output_delay -disable     {onesout[6:0]}
define_input_delay -disable      {reset}
define_input_delay -disable      {strstop}
define_output_delay -disable     {tensout[6:0]}
define_output_delay -disable     {tenthsout[9:0]}

#
# Registers
#
define_reg_input_delay           {XLXI_5.clkout} -route 5.00
define_reg_input_delay           {XLXI_5.clkout} -route 5.00

#
# Multicycle Path
#

#
# False Path
#

#
# Attributes
#

#
# Compile Points
#

#
# Other Constraints
#

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?