⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 tenths.v

📁 Xilinx ISE 官方源代码盘第七章 Part 2
💻 V
字号:
/******************************************************************** This file is owned and controlled by Xilinx and must be used     ** solely for design, simulation, implementation and creation of    ** design files limited to Xilinx devices or technologies. Use      ** with non-Xilinx devices or technologies is expressly prohibited  ** and immediately terminates your license.                         **                                                                  ** Xilinx products are not intended for use in life support         ** appliances, devices, or systems. Use in such applications are    ** expressly prohibited.                                            **                                                                  ** Copyright (C) 2001, Xilinx, Inc.  All Rights Reserved.           ********************************************************************/ // The derective specified// below are supported by XST, FPGA Express, Exemplar and Synplicity// synthesis tools. Ensure they are correct for your synthesis tool(s).// You must compile the wrapper file tenths.v when simulating// the core, tenths. When compiling the wrapper file, be sure to// reference the XilinxCoreLib Verilog simulation library. For detailed// instructions, please refer to the "Coregen Users Guide".module tenths (	Q,	CLK,	Q_THRESH0,	CE,	AINIT);    // synthesis black_boxoutput [3 : 0] Q;input CLK;output Q_THRESH0;input CE;input AINIT;// synopsys translate_off	C_COUNTER_BINARY_V3_0 #(		"0001",	// c_count_by		"0001",	// c_count_mode		0,	// c_count_to		"1010",	// c_enable_rlocs		1,	// c_has_aclr		0,	// c_has_ainit		1,	// c_has_aset		0,	// c_has_ce		1,	// c_has_iv		0,	// c_has_l		0,	// c_has_load		0,	// c_has_q_thresh0		1,	// c_has_q_thresh1		0,	// c_has_sclr		0,	// c_has_sinit		0,	// c_has_sset		0,	// c_has_thresh0		0,	// c_has_thresh1		0,	// c_has_up		0,	// c_load_enable		1,	// c_load_low		0,	// c_pipe_stages		0,	// c_restrict_count		1,	// c_sinit_val		"0",	// c_sync_enable		0,	// c_sync_priority		1,	// c_thresh0_value		"1010",	// c_thresh1_value		"1111111111111111",	// c_thresh_early		1,	// c_width		4)	// c_width	inst (		.Q(Q),		.CLK(CLK),		.Q_THRESH0(Q_THRESH0),		.CE(CE),		.AINIT(AINIT));// synopsys translate_on// FPGA Express black box declaration// synopsys attribute fpga_dont_touch "true"// synthesis attribute fpga_dont_touch of tenths is "true"// XST black box declaration// box_type "black_box"// synthesis attribute box_type of tenths is "black_box"endmodule

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -