⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 iop321.h

📁 linux-2.6.15.6
💻 H
📖 第 1 页 / 共 2 页
字号:
/* * linux/include/asm/arch-iop3xx/iop321.h * * Intel IOP321 Chip definitions * * Author: Rory Bolt <rorybolt@pacbell.net> * Copyright (C) 2002 Rory Bolt * Copyright (C) 2004 Intel Corp. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. */#ifndef _IOP321_HW_H_#define _IOP321_HW_H_/* * This is needed for mixed drivers that need to work on all * IOP3xx variants but behave slightly differently on each. */#ifndef __ASSEMBLY__#ifdef	CONFIG_ARCH_IOP321#define iop_is_321() (((processor_id & 0xfffff5e0) == 0x69052420))#else#define	iop_is_321()	0#endif#endif/* * IOP321 I/O and Mem space regions for PCI autoconfiguration */#define IOP321_PCI_IO_WINDOW_SIZE   0x00010000#define IOP321_PCI_LOWER_IO_PA      0x90000000#define IOP321_PCI_LOWER_IO_VA      0xfe000000#define IOP321_PCI_LOWER_IO_BA      (*IOP321_OIOWTVR)#define IOP321_PCI_UPPER_IO_PA      (IOP321_PCI_LOWER_IO_PA + IOP321_PCI_IO_WINDOW_SIZE - 1)#define IOP321_PCI_UPPER_IO_VA      (IOP321_PCI_LOWER_IO_VA + IOP321_PCI_IO_WINDOW_SIZE - 1)#define IOP321_PCI_UPPER_IO_BA      (IOP321_PCI_LOWER_IO_BA + IOP321_PCI_IO_WINDOW_SIZE - 1)#define IOP321_PCI_IO_OFFSET        (IOP321_PCI_LOWER_IO_VA - IOP321_PCI_LOWER_IO_BA)/* #define IOP321_PCI_MEM_WINDOW_SIZE  (~*IOP321_IALR1 + 1) */#define IOP321_PCI_MEM_WINDOW_SIZE  0x04000000 /* 64M outbound window */#define IOP321_PCI_LOWER_MEM_PA     0x80000000#define IOP321_PCI_LOWER_MEM_BA     (*IOP321_OMWTVR0)#define IOP321_PCI_UPPER_MEM_PA     (IOP321_PCI_LOWER_MEM_PA + IOP321_PCI_MEM_WINDOW_SIZE - 1)#define IOP321_PCI_UPPER_MEM_BA     (IOP321_PCI_LOWER_MEM_BA + IOP321_PCI_MEM_WINDOW_SIZE - 1)#define IOP321_PCI_MEM_OFFSET       (IOP321_PCI_LOWER_MEM_PA - IOP321_PCI_LOWER_MEM_BA)/* * IOP321 chipset registers */#define IOP321_VIRT_MEM_BASE 0xfeffe000  /* chip virtual mem address*/#define IOP321_PHYS_MEM_BASE 0xffffe000  /* chip physical memory address */#define IOP321_REG_ADDR(reg) (IOP321_VIRT_MEM_BASE | (reg))/* Reserved 0x00000000 through 0x000000FF *//* Address Translation Unit 0x00000100 through 0x000001FF */#define IOP321_ATUVID     (volatile u16 *)IOP321_REG_ADDR(0x00000100)#define IOP321_ATUDID     (volatile u16 *)IOP321_REG_ADDR(0x00000102)#define IOP321_ATUCMD     (volatile u16 *)IOP321_REG_ADDR(0x00000104)#define IOP321_ATUSR      (volatile u16 *)IOP321_REG_ADDR(0x00000106)#define IOP321_ATURID     (volatile u8  *)IOP321_REG_ADDR(0x00000108)#define IOP321_ATUCCR     (volatile u32 *)IOP321_REG_ADDR(0x00000109)#define IOP321_ATUCLSR    (volatile u8  *)IOP321_REG_ADDR(0x0000010C)#define IOP321_ATULT      (volatile u8  *)IOP321_REG_ADDR(0x0000010D)#define IOP321_ATUHTR     (volatile u8  *)IOP321_REG_ADDR(0x0000010E)#define IOP321_ATUBIST    (volatile u8  *)IOP321_REG_ADDR(0x0000010F)#define IOP321_IABAR0     (volatile u32 *)IOP321_REG_ADDR(0x00000110)#define IOP321_IAUBAR0    (volatile u32 *)IOP321_REG_ADDR(0x00000114)#define IOP321_IABAR1     (volatile u32 *)IOP321_REG_ADDR(0x00000118)#define IOP321_IAUBAR1    (volatile u32 *)IOP321_REG_ADDR(0x0000011C)#define IOP321_IABAR2     (volatile u32 *)IOP321_REG_ADDR(0x00000120)#define IOP321_IAUBAR2    (volatile u32 *)IOP321_REG_ADDR(0x00000124)#define IOP321_ASVIR      (volatile u16 *)IOP321_REG_ADDR(0x0000012C)#define IOP321_ASIR       (volatile u16 *)IOP321_REG_ADDR(0x0000012E)#define IOP321_ERBAR      (volatile u32 *)IOP321_REG_ADDR(0x00000130)/* Reserved 0x00000134 through 0x0000013B */#define IOP321_ATUILR     (volatile u8  *)IOP321_REG_ADDR(0x0000013C)#define IOP321_ATUIPR     (volatile u8  *)IOP321_REG_ADDR(0x0000013D)#define IOP321_ATUMGNT    (volatile u8  *)IOP321_REG_ADDR(0x0000013E)#define IOP321_ATUMLAT    (volatile u8  *)IOP321_REG_ADDR(0x0000013F)#define IOP321_IALR0      (volatile u32 *)IOP321_REG_ADDR(0x00000140)#define IOP321_IATVR0     (volatile u32 *)IOP321_REG_ADDR(0x00000144)#define IOP321_ERLR       (volatile u32 *)IOP321_REG_ADDR(0x00000148)#define IOP321_ERTVR      (volatile u32 *)IOP321_REG_ADDR(0x0000014C)#define IOP321_IALR1      (volatile u32 *)IOP321_REG_ADDR(0x00000150)#define IOP321_IALR2      (volatile u32 *)IOP321_REG_ADDR(0x00000154)#define IOP321_IATVR2     (volatile u32 *)IOP321_REG_ADDR(0x00000158)#define IOP321_OIOWTVR    (volatile u32 *)IOP321_REG_ADDR(0x0000015C)#define IOP321_OMWTVR0    (volatile u32 *)IOP321_REG_ADDR(0x00000160)#define IOP321_OUMWTVR0   (volatile u32 *)IOP321_REG_ADDR(0x00000164)#define IOP321_OMWTVR1    (volatile u32 *)IOP321_REG_ADDR(0x00000168)#define IOP321_OUMWTVR1   (volatile u32 *)IOP321_REG_ADDR(0x0000016C)/* Reserved 0x00000170 through 0x00000177*/#define IOP321_OUDWTVR    (volatile u32 *)IOP321_REG_ADDR(0x00000178)/* Reserved 0x0000017C through 0x0000017F*/#define IOP321_ATUCR      (volatile u32 *)IOP321_REG_ADDR(0x00000180)#define IOP321_PCSR       (volatile u32 *)IOP321_REG_ADDR(0x00000184)#define IOP321_ATUISR     (volatile u32 *)IOP321_REG_ADDR(0x00000188)#define IOP321_ATUIMR     (volatile u32 *)IOP321_REG_ADDR(0x0000018C)#define IOP321_IABAR3     (volatile u32 *)IOP321_REG_ADDR(0x00000190)#define IOP321_IAUBAR3    (volatile u32 *)IOP321_REG_ADDR(0x00000194)#define IOP321_IALR3      (volatile u32 *)IOP321_REG_ADDR(0x00000198)#define IOP321_IATVR3     (volatile u32 *)IOP321_REG_ADDR(0x0000019C)/* Reserved 0x000001A0 through 0x000001A3*/#define IOP321_OCCAR      (volatile u32 *)IOP321_REG_ADDR(0x000001A4)/* Reserved 0x000001A8 through 0x000001AB*/#define IOP321_OCCDR      (volatile u32 *)IOP321_REG_ADDR(0x000001AC)/* Reserved 0x000001B0 through 0x000001BB*/#define IOP321_PDSCR      (volatile u32 *)IOP321_REG_ADDR(0x000001BC)#define IOP321_PMCAPID    (volatile u8  *)IOP321_REG_ADDR(0x000001C0)#define IOP321_PMNEXT     (volatile u8  *)IOP321_REG_ADDR(0x000001C1)#define IOP321_APMCR      (volatile u16 *)IOP321_REG_ADDR(0x000001C2)#define IOP321_APMCSR     (volatile u16 *)IOP321_REG_ADDR(0x000001C4)/* Reserved 0x000001C6 through 0x000001DF */#define IOP321_PCIXCAPID  (volatile u8  *)IOP321_REG_ADDR(0x000001E0)#define IOP321_PCIXNEXT   (volatile u8  *)IOP321_REG_ADDR(0x000001E1)#define IOP321_PCIXCMD    (volatile u16 *)IOP321_REG_ADDR(0x000001E2)#define IOP321_PCIXSR     (volatile u32 *)IOP321_REG_ADDR(0x000001E4)#define IOP321_PCIIRSR    (volatile u32 *)IOP321_REG_ADDR(0x000001EC)/* Messaging Unit 0x00000300 through 0x000003FF *//* Reserved 0x00000300 through 0x0000030c */#define IOP321_IMR0       (volatile u32 *)IOP321_REG_ADDR(0x00000310)#define IOP321_IMR1       (volatile u32 *)IOP321_REG_ADDR(0x00000314)#define IOP321_OMR0       (volatile u32 *)IOP321_REG_ADDR(0x00000318)#define IOP321_OMR1       (volatile u32 *)IOP321_REG_ADDR(0x0000031C)#define IOP321_IDR        (volatile u32 *)IOP321_REG_ADDR(0x00000320)#define IOP321_IISR       (volatile u32 *)IOP321_REG_ADDR(0x00000324)#define IOP321_IIMR       (volatile u32 *)IOP321_REG_ADDR(0x00000328)#define IOP321_ODR        (volatile u32 *)IOP321_REG_ADDR(0x0000032C)#define IOP321_OISR       (volatile u32 *)IOP321_REG_ADDR(0x00000330)#define IOP321_OIMR       (volatile u32 *)IOP321_REG_ADDR(0x00000334)/* Reserved 0x00000338 through 0x0000034F */#define IOP321_MUCR       (volatile u32 *)IOP321_REG_ADDR(0x00000350)#define IOP321_QBAR       (volatile u32 *)IOP321_REG_ADDR(0x00000354)/* Reserved 0x00000358 through 0x0000035C */#define IOP321_IFHPR      (volatile u32 *)IOP321_REG_ADDR(0x00000360)#define IOP321_IFTPR      (volatile u32 *)IOP321_REG_ADDR(0x00000364)#define IOP321_IPHPR      (volatile u32 *)IOP321_REG_ADDR(0x00000368)#define IOP321_IPTPR      (volatile u32 *)IOP321_REG_ADDR(0x0000036C)#define IOP321_OFHPR      (volatile u32 *)IOP321_REG_ADDR(0x00000370)#define IOP321_OFTPR      (volatile u32 *)IOP321_REG_ADDR(0x00000374)#define IOP321_OPHPR      (volatile u32 *)IOP321_REG_ADDR(0x00000378)#define IOP321_OPTPR      (volatile u32 *)IOP321_REG_ADDR(0x0000037C)#define IOP321_IAR        (volatile u32 *)IOP321_REG_ADDR(0x00000380)#define IOP321_IIxR_MASK	0x7f /* masks all */#define IOP321_IIxR_IRI		0x40 /* RC Index Register Interrupt */#define IOP321_IIxR_OFQF	0x20 /* RC Output Free Q Full (ERROR) */#define IOP321_IIxR_ipq		0x10 /* RC Inbound Post Q (post) */#define IOP321_IIxR_ERRDI	0x08 /* RO Error Doorbell Interrupt */#define IOP321_IIxR_IDI		0x04 /* RO Inbound Doorbell Interrupt */#define IOP321_IIxR_IM1		0x02 /* RC Inbound Message 1 Interrupt */#define IOP321_IIxR_IM0		0x01 /* RC Inbound Message 0 Interrupt *//* Reserved 0x00000384 through 0x000003FF *//* DMA Controller 0x00000400 through 0x000004FF */#define IOP321_DMA0_CCR   (volatile u32 *)IOP321_REG_ADDR(0x00000400)#define IOP321_DMA0_CSR   (volatile u32 *)IOP321_REG_ADDR(0x00000404)#define IOP321_DMA0_DAR   (volatile u32 *)IOP321_REG_ADDR(0x0000040C)#define IOP321_DMA0_NDAR  (volatile u32 *)IOP321_REG_ADDR(0x00000410)#define IOP321_DMA0_PADR  (volatile u32 *)IOP321_REG_ADDR(0x00000414)#define IOP321_DMA0_PUADR (volatile u32 *)IOP321_REG_ADDR(0x00000418)#define IOP321_DMA0_LADR  (volatile u32 *)IOP321_REG_ADDR(0X0000041C)#define IOP321_DMA0_BCR   (volatile u32 *)IOP321_REG_ADDR(0x00000420)#define IOP321_DMA0_DCR   (volatile u32 *)IOP321_REG_ADDR(0x00000424)

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -