⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 marb_defs_asm.h

📁 linux-2.6.15.6
💻 H
📖 第 1 页 / 共 2 页
字号:
#ifndef __marb_defs_asm_h#define __marb_defs_asm_h/* * This file is autogenerated from *   file:           ../../inst/memarb/rtl/guinness/marb_top.r *     id:           <not found> *     last modfied: Mon Apr 11 16:12:16 2005 * *   by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/marb_defs_asm.h ../../inst/memarb/rtl/guinness/marb_top.r *      id: $Id: marb_defs_asm.h,v 1.1 2005/04/24 18:31:04 starvik Exp $ * Any changes here will be lost. * * -*- buffer-read-only: t -*- */#ifndef REG_FIELD#define REG_FIELD( scope, reg, field, value ) \  REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )#define REG_FIELD_X_( value, shift ) ((value) << shift)#endif#ifndef REG_STATE#define REG_STATE( scope, reg, field, symbolic_value ) \  REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )#define REG_STATE_X_( k, shift ) (k << shift)#endif#ifndef REG_MASK#define REG_MASK( scope, reg, field ) \  REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )#define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)#endif#ifndef REG_LSB#define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb#endif#ifndef REG_BIT#define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit#endif#ifndef REG_ADDR#define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)#define REG_ADDR_X_( inst, offs ) ((inst) + offs)#endif#ifndef REG_ADDR_VECT#define REG_ADDR_VECT( scope, inst, reg, index ) \         REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \			 STRIDE_##scope##_##reg )#define REG_ADDR_VECT_X_( inst, offs, index, stride ) \                          ((inst) + offs + (index) * stride)#endif#define STRIDE_marb_rw_int_slots 4/* Register rw_int_slots, scope marb, type rw */#define reg_marb_rw_int_slots___owner___lsb 0#define reg_marb_rw_int_slots___owner___width 4#define reg_marb_rw_int_slots_offset 0#define STRIDE_marb_rw_ext_slots 4/* Register rw_ext_slots, scope marb, type rw */#define reg_marb_rw_ext_slots___owner___lsb 0#define reg_marb_rw_ext_slots___owner___width 4#define reg_marb_rw_ext_slots_offset 256#define STRIDE_marb_rw_regs_slots 4/* Register rw_regs_slots, scope marb, type rw */#define reg_marb_rw_regs_slots___owner___lsb 0#define reg_marb_rw_regs_slots___owner___width 4#define reg_marb_rw_regs_slots_offset 512/* Register rw_intr_mask, scope marb, type rw */#define reg_marb_rw_intr_mask___bp0___lsb 0#define reg_marb_rw_intr_mask___bp0___width 1#define reg_marb_rw_intr_mask___bp0___bit 0#define reg_marb_rw_intr_mask___bp1___lsb 1#define reg_marb_rw_intr_mask___bp1___width 1#define reg_marb_rw_intr_mask___bp1___bit 1#define reg_marb_rw_intr_mask___bp2___lsb 2#define reg_marb_rw_intr_mask___bp2___width 1#define reg_marb_rw_intr_mask___bp2___bit 2#define reg_marb_rw_intr_mask___bp3___lsb 3#define reg_marb_rw_intr_mask___bp3___width 1#define reg_marb_rw_intr_mask___bp3___bit 3#define reg_marb_rw_intr_mask_offset 528/* Register rw_ack_intr, scope marb, type rw */#define reg_marb_rw_ack_intr___bp0___lsb 0#define reg_marb_rw_ack_intr___bp0___width 1#define reg_marb_rw_ack_intr___bp0___bit 0#define reg_marb_rw_ack_intr___bp1___lsb 1#define reg_marb_rw_ack_intr___bp1___width 1#define reg_marb_rw_ack_intr___bp1___bit 1#define reg_marb_rw_ack_intr___bp2___lsb 2#define reg_marb_rw_ack_intr___bp2___width 1#define reg_marb_rw_ack_intr___bp2___bit 2#define reg_marb_rw_ack_intr___bp3___lsb 3#define reg_marb_rw_ack_intr___bp3___width 1#define reg_marb_rw_ack_intr___bp3___bit 3#define reg_marb_rw_ack_intr_offset 532/* Register r_intr, scope marb, type r */#define reg_marb_r_intr___bp0___lsb 0#define reg_marb_r_intr___bp0___width 1#define reg_marb_r_intr___bp0___bit 0#define reg_marb_r_intr___bp1___lsb 1#define reg_marb_r_intr___bp1___width 1#define reg_marb_r_intr___bp1___bit 1#define reg_marb_r_intr___bp2___lsb 2#define reg_marb_r_intr___bp2___width 1#define reg_marb_r_intr___bp2___bit 2#define reg_marb_r_intr___bp3___lsb 3#define reg_marb_r_intr___bp3___width 1#define reg_marb_r_intr___bp3___bit 3#define reg_marb_r_intr_offset 536/* Register r_masked_intr, scope marb, type r */#define reg_marb_r_masked_intr___bp0___lsb 0#define reg_marb_r_masked_intr___bp0___width 1#define reg_marb_r_masked_intr___bp0___bit 0#define reg_marb_r_masked_intr___bp1___lsb 1#define reg_marb_r_masked_intr___bp1___width 1#define reg_marb_r_masked_intr___bp1___bit 1#define reg_marb_r_masked_intr___bp2___lsb 2#define reg_marb_r_masked_intr___bp2___width 1#define reg_marb_r_masked_intr___bp2___bit 2#define reg_marb_r_masked_intr___bp3___lsb 3#define reg_marb_r_masked_intr___bp3___width 1#define reg_marb_r_masked_intr___bp3___bit 3#define reg_marb_r_masked_intr_offset 540/* Register rw_stop_mask, scope marb, type rw */#define reg_marb_rw_stop_mask___dma0___lsb 0#define reg_marb_rw_stop_mask___dma0___width 1#define reg_marb_rw_stop_mask___dma0___bit 0#define reg_marb_rw_stop_mask___dma1___lsb 1#define reg_marb_rw_stop_mask___dma1___width 1#define reg_marb_rw_stop_mask___dma1___bit 1#define reg_marb_rw_stop_mask___dma2___lsb 2#define reg_marb_rw_stop_mask___dma2___width 1#define reg_marb_rw_stop_mask___dma2___bit 2#define reg_marb_rw_stop_mask___dma3___lsb 3#define reg_marb_rw_stop_mask___dma3___width 1#define reg_marb_rw_stop_mask___dma3___bit 3#define reg_marb_rw_stop_mask___dma4___lsb 4#define reg_marb_rw_stop_mask___dma4___width 1#define reg_marb_rw_stop_mask___dma4___bit 4#define reg_marb_rw_stop_mask___dma5___lsb 5#define reg_marb_rw_stop_mask___dma5___width 1#define reg_marb_rw_stop_mask___dma5___bit 5#define reg_marb_rw_stop_mask___dma6___lsb 6#define reg_marb_rw_stop_mask___dma6___width 1#define reg_marb_rw_stop_mask___dma6___bit 6#define reg_marb_rw_stop_mask___dma7___lsb 7#define reg_marb_rw_stop_mask___dma7___width 1#define reg_marb_rw_stop_mask___dma7___bit 7#define reg_marb_rw_stop_mask___dma8___lsb 8#define reg_marb_rw_stop_mask___dma8___width 1#define reg_marb_rw_stop_mask___dma8___bit 8#define reg_marb_rw_stop_mask___dma9___lsb 9#define reg_marb_rw_stop_mask___dma9___width 1#define reg_marb_rw_stop_mask___dma9___bit 9#define reg_marb_rw_stop_mask___cpui___lsb 10#define reg_marb_rw_stop_mask___cpui___width 1#define reg_marb_rw_stop_mask___cpui___bit 10#define reg_marb_rw_stop_mask___cpud___lsb 11#define reg_marb_rw_stop_mask___cpud___width 1#define reg_marb_rw_stop_mask___cpud___bit 11#define reg_marb_rw_stop_mask___iop___lsb 12#define reg_marb_rw_stop_mask___iop___width 1#define reg_marb_rw_stop_mask___iop___bit 12#define reg_marb_rw_stop_mask___slave___lsb 13#define reg_marb_rw_stop_mask___slave___width 1#define reg_marb_rw_stop_mask___slave___bit 13#define reg_marb_rw_stop_mask_offset 544/* Register r_stopped, scope marb, type r */#define reg_marb_r_stopped___dma0___lsb 0#define reg_marb_r_stopped___dma0___width 1#define reg_marb_r_stopped___dma0___bit 0#define reg_marb_r_stopped___dma1___lsb 1#define reg_marb_r_stopped___dma1___width 1#define reg_marb_r_stopped___dma1___bit 1#define reg_marb_r_stopped___dma2___lsb 2#define reg_marb_r_stopped___dma2___width 1#define reg_marb_r_stopped___dma2___bit 2#define reg_marb_r_stopped___dma3___lsb 3#define reg_marb_r_stopped___dma3___width 1#define reg_marb_r_stopped___dma3___bit 3#define reg_marb_r_stopped___dma4___lsb 4#define reg_marb_r_stopped___dma4___width 1#define reg_marb_r_stopped___dma4___bit 4#define reg_marb_r_stopped___dma5___lsb 5#define reg_marb_r_stopped___dma5___width 1#define reg_marb_r_stopped___dma5___bit 5#define reg_marb_r_stopped___dma6___lsb 6#define reg_marb_r_stopped___dma6___width 1#define reg_marb_r_stopped___dma6___bit 6#define reg_marb_r_stopped___dma7___lsb 7#define reg_marb_r_stopped___dma7___width 1#define reg_marb_r_stopped___dma7___bit 7#define reg_marb_r_stopped___dma8___lsb 8#define reg_marb_r_stopped___dma8___width 1#define reg_marb_r_stopped___dma8___bit 8#define reg_marb_r_stopped___dma9___lsb 9#define reg_marb_r_stopped___dma9___width 1#define reg_marb_r_stopped___dma9___bit 9#define reg_marb_r_stopped___cpui___lsb 10#define reg_marb_r_stopped___cpui___width 1#define reg_marb_r_stopped___cpui___bit 10#define reg_marb_r_stopped___cpud___lsb 11#define reg_marb_r_stopped___cpud___width 1#define reg_marb_r_stopped___cpud___bit 11#define reg_marb_r_stopped___iop___lsb 12#define reg_marb_r_stopped___iop___width 1#define reg_marb_r_stopped___iop___bit 12#define reg_marb_r_stopped___slave___lsb 13#define reg_marb_r_stopped___slave___width 1#define reg_marb_r_stopped___slave___bit 13#define reg_marb_r_stopped_offset 548/* Register rw_no_snoop, scope marb, type rw */#define reg_marb_rw_no_snoop___dma0___lsb 0#define reg_marb_rw_no_snoop___dma0___width 1#define reg_marb_rw_no_snoop___dma0___bit 0#define reg_marb_rw_no_snoop___dma1___lsb 1#define reg_marb_rw_no_snoop___dma1___width 1#define reg_marb_rw_no_snoop___dma1___bit 1#define reg_marb_rw_no_snoop___dma2___lsb 2#define reg_marb_rw_no_snoop___dma2___width 1#define reg_marb_rw_no_snoop___dma2___bit 2#define reg_marb_rw_no_snoop___dma3___lsb 3#define reg_marb_rw_no_snoop___dma3___width 1#define reg_marb_rw_no_snoop___dma3___bit 3#define reg_marb_rw_no_snoop___dma4___lsb 4#define reg_marb_rw_no_snoop___dma4___width 1#define reg_marb_rw_no_snoop___dma4___bit 4#define reg_marb_rw_no_snoop___dma5___lsb 5#define reg_marb_rw_no_snoop___dma5___width 1#define reg_marb_rw_no_snoop___dma5___bit 5#define reg_marb_rw_no_snoop___dma6___lsb 6#define reg_marb_rw_no_snoop___dma6___width 1#define reg_marb_rw_no_snoop___dma6___bit 6#define reg_marb_rw_no_snoop___dma7___lsb 7#define reg_marb_rw_no_snoop___dma7___width 1#define reg_marb_rw_no_snoop___dma7___bit 7#define reg_marb_rw_no_snoop___dma8___lsb 8#define reg_marb_rw_no_snoop___dma8___width 1#define reg_marb_rw_no_snoop___dma8___bit 8#define reg_marb_rw_no_snoop___dma9___lsb 9#define reg_marb_rw_no_snoop___dma9___width 1#define reg_marb_rw_no_snoop___dma9___bit 9#define reg_marb_rw_no_snoop___cpui___lsb 10#define reg_marb_rw_no_snoop___cpui___width 1#define reg_marb_rw_no_snoop___cpui___bit 10#define reg_marb_rw_no_snoop___cpud___lsb 11#define reg_marb_rw_no_snoop___cpud___width 1#define reg_marb_rw_no_snoop___cpud___bit 11#define reg_marb_rw_no_snoop___iop___lsb 12#define reg_marb_rw_no_snoop___iop___width 1#define reg_marb_rw_no_snoop___iop___bit 12#define reg_marb_rw_no_snoop___slave___lsb 13#define reg_marb_rw_no_snoop___slave___width 1#define reg_marb_rw_no_snoop___slave___bit 13#define reg_marb_rw_no_snoop_offset 832/* Register rw_no_snoop_rq, scope marb, type rw */#define reg_marb_rw_no_snoop_rq___cpui___lsb 10#define reg_marb_rw_no_snoop_rq___cpui___width 1#define reg_marb_rw_no_snoop_rq___cpui___bit 10#define reg_marb_rw_no_snoop_rq___cpud___lsb 11#define reg_marb_rw_no_snoop_rq___cpud___width 1#define reg_marb_rw_no_snoop_rq___cpud___bit 11#define reg_marb_rw_no_snoop_rq_offset 836/* Constants */#define regk_marb_cpud                            0x0000000b#define regk_marb_cpui                            0x0000000a#define regk_marb_dma0                            0x00000000#define regk_marb_dma1                            0x00000001#define regk_marb_dma2                            0x00000002#define regk_marb_dma3                            0x00000003#define regk_marb_dma4                            0x00000004#define regk_marb_dma5                            0x00000005#define regk_marb_dma6                            0x00000006#define regk_marb_dma7                            0x00000007#define regk_marb_dma8                            0x00000008

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -