⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 eth_defs_asm.h

📁 linux-2.6.15.6
💻 H
📖 第 1 页 / 共 2 页
字号:
#ifndef __eth_defs_asm_h#define __eth_defs_asm_h/* * This file is autogenerated from *   file:           ../../inst/eth/rtl/eth_regs.r *     id:           eth_regs.r,v 1.11 2005/02/09 10:48:38 kriskn Exp *     last modfied: Mon Apr 11 16:07:03 2005 * *   by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/eth_defs_asm.h ../../inst/eth/rtl/eth_regs.r *      id: $Id: eth_defs_asm.h,v 1.1 2005/04/24 18:31:04 starvik Exp $ * Any changes here will be lost. * * -*- buffer-read-only: t -*- */#ifndef REG_FIELD#define REG_FIELD( scope, reg, field, value ) \  REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )#define REG_FIELD_X_( value, shift ) ((value) << shift)#endif#ifndef REG_STATE#define REG_STATE( scope, reg, field, symbolic_value ) \  REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )#define REG_STATE_X_( k, shift ) (k << shift)#endif#ifndef REG_MASK#define REG_MASK( scope, reg, field ) \  REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )#define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)#endif#ifndef REG_LSB#define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb#endif#ifndef REG_BIT#define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit#endif#ifndef REG_ADDR#define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)#define REG_ADDR_X_( inst, offs ) ((inst) + offs)#endif#ifndef REG_ADDR_VECT#define REG_ADDR_VECT( scope, inst, reg, index ) \         REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \			 STRIDE_##scope##_##reg )#define REG_ADDR_VECT_X_( inst, offs, index, stride ) \                          ((inst) + offs + (index) * stride)#endif/* Register rw_ma0_lo, scope eth, type rw */#define reg_eth_rw_ma0_lo___addr___lsb 0#define reg_eth_rw_ma0_lo___addr___width 32#define reg_eth_rw_ma0_lo_offset 0/* Register rw_ma0_hi, scope eth, type rw */#define reg_eth_rw_ma0_hi___addr___lsb 0#define reg_eth_rw_ma0_hi___addr___width 16#define reg_eth_rw_ma0_hi_offset 4/* Register rw_ma1_lo, scope eth, type rw */#define reg_eth_rw_ma1_lo___addr___lsb 0#define reg_eth_rw_ma1_lo___addr___width 32#define reg_eth_rw_ma1_lo_offset 8/* Register rw_ma1_hi, scope eth, type rw */#define reg_eth_rw_ma1_hi___addr___lsb 0#define reg_eth_rw_ma1_hi___addr___width 16#define reg_eth_rw_ma1_hi_offset 12/* Register rw_ga_lo, scope eth, type rw */#define reg_eth_rw_ga_lo___table___lsb 0#define reg_eth_rw_ga_lo___table___width 32#define reg_eth_rw_ga_lo_offset 16/* Register rw_ga_hi, scope eth, type rw */#define reg_eth_rw_ga_hi___table___lsb 0#define reg_eth_rw_ga_hi___table___width 32#define reg_eth_rw_ga_hi_offset 20/* Register rw_gen_ctrl, scope eth, type rw */#define reg_eth_rw_gen_ctrl___en___lsb 0#define reg_eth_rw_gen_ctrl___en___width 1#define reg_eth_rw_gen_ctrl___en___bit 0#define reg_eth_rw_gen_ctrl___phy___lsb 1#define reg_eth_rw_gen_ctrl___phy___width 2#define reg_eth_rw_gen_ctrl___protocol___lsb 3#define reg_eth_rw_gen_ctrl___protocol___width 1#define reg_eth_rw_gen_ctrl___protocol___bit 3#define reg_eth_rw_gen_ctrl___loopback___lsb 4#define reg_eth_rw_gen_ctrl___loopback___width 1#define reg_eth_rw_gen_ctrl___loopback___bit 4#define reg_eth_rw_gen_ctrl___flow_ctrl_dis___lsb 5#define reg_eth_rw_gen_ctrl___flow_ctrl_dis___width 1#define reg_eth_rw_gen_ctrl___flow_ctrl_dis___bit 5#define reg_eth_rw_gen_ctrl_offset 24/* Register rw_rec_ctrl, scope eth, type rw */#define reg_eth_rw_rec_ctrl___ma0___lsb 0#define reg_eth_rw_rec_ctrl___ma0___width 1#define reg_eth_rw_rec_ctrl___ma0___bit 0#define reg_eth_rw_rec_ctrl___ma1___lsb 1#define reg_eth_rw_rec_ctrl___ma1___width 1#define reg_eth_rw_rec_ctrl___ma1___bit 1#define reg_eth_rw_rec_ctrl___individual___lsb 2#define reg_eth_rw_rec_ctrl___individual___width 1#define reg_eth_rw_rec_ctrl___individual___bit 2#define reg_eth_rw_rec_ctrl___broadcast___lsb 3#define reg_eth_rw_rec_ctrl___broadcast___width 1#define reg_eth_rw_rec_ctrl___broadcast___bit 3#define reg_eth_rw_rec_ctrl___undersize___lsb 4#define reg_eth_rw_rec_ctrl___undersize___width 1#define reg_eth_rw_rec_ctrl___undersize___bit 4#define reg_eth_rw_rec_ctrl___oversize___lsb 5#define reg_eth_rw_rec_ctrl___oversize___width 1#define reg_eth_rw_rec_ctrl___oversize___bit 5#define reg_eth_rw_rec_ctrl___bad_crc___lsb 6#define reg_eth_rw_rec_ctrl___bad_crc___width 1#define reg_eth_rw_rec_ctrl___bad_crc___bit 6#define reg_eth_rw_rec_ctrl___duplex___lsb 7#define reg_eth_rw_rec_ctrl___duplex___width 1#define reg_eth_rw_rec_ctrl___duplex___bit 7#define reg_eth_rw_rec_ctrl___max_size___lsb 8#define reg_eth_rw_rec_ctrl___max_size___width 1#define reg_eth_rw_rec_ctrl___max_size___bit 8#define reg_eth_rw_rec_ctrl_offset 28/* Register rw_tr_ctrl, scope eth, type rw */#define reg_eth_rw_tr_ctrl___crc___lsb 0#define reg_eth_rw_tr_ctrl___crc___width 1#define reg_eth_rw_tr_ctrl___crc___bit 0#define reg_eth_rw_tr_ctrl___pad___lsb 1#define reg_eth_rw_tr_ctrl___pad___width 1#define reg_eth_rw_tr_ctrl___pad___bit 1#define reg_eth_rw_tr_ctrl___retry___lsb 2#define reg_eth_rw_tr_ctrl___retry___width 1#define reg_eth_rw_tr_ctrl___retry___bit 2#define reg_eth_rw_tr_ctrl___ignore_col___lsb 3#define reg_eth_rw_tr_ctrl___ignore_col___width 1#define reg_eth_rw_tr_ctrl___ignore_col___bit 3#define reg_eth_rw_tr_ctrl___cancel___lsb 4#define reg_eth_rw_tr_ctrl___cancel___width 1#define reg_eth_rw_tr_ctrl___cancel___bit 4#define reg_eth_rw_tr_ctrl___hsh_delay___lsb 5#define reg_eth_rw_tr_ctrl___hsh_delay___width 1#define reg_eth_rw_tr_ctrl___hsh_delay___bit 5#define reg_eth_rw_tr_ctrl___ignore_crs___lsb 6#define reg_eth_rw_tr_ctrl___ignore_crs___width 1#define reg_eth_rw_tr_ctrl___ignore_crs___bit 6#define reg_eth_rw_tr_ctrl_offset 32/* Register rw_clr_err, scope eth, type rw */#define reg_eth_rw_clr_err___clr___lsb 0#define reg_eth_rw_clr_err___clr___width 1#define reg_eth_rw_clr_err___clr___bit 0#define reg_eth_rw_clr_err_offset 36/* Register rw_mgm_ctrl, scope eth, type rw */#define reg_eth_rw_mgm_ctrl___mdio___lsb 0#define reg_eth_rw_mgm_ctrl___mdio___width 1#define reg_eth_rw_mgm_ctrl___mdio___bit 0#define reg_eth_rw_mgm_ctrl___mdoe___lsb 1#define reg_eth_rw_mgm_ctrl___mdoe___width 1#define reg_eth_rw_mgm_ctrl___mdoe___bit 1#define reg_eth_rw_mgm_ctrl___mdc___lsb 2#define reg_eth_rw_mgm_ctrl___mdc___width 1#define reg_eth_rw_mgm_ctrl___mdc___bit 2#define reg_eth_rw_mgm_ctrl___phyclk___lsb 3#define reg_eth_rw_mgm_ctrl___phyclk___width 1#define reg_eth_rw_mgm_ctrl___phyclk___bit 3#define reg_eth_rw_mgm_ctrl___txdata___lsb 4#define reg_eth_rw_mgm_ctrl___txdata___width 4#define reg_eth_rw_mgm_ctrl___txen___lsb 8#define reg_eth_rw_mgm_ctrl___txen___width 1#define reg_eth_rw_mgm_ctrl___txen___bit 8#define reg_eth_rw_mgm_ctrl_offset 40/* Register r_stat, scope eth, type r */#define reg_eth_r_stat___mdio___lsb 0#define reg_eth_r_stat___mdio___width 1#define reg_eth_r_stat___mdio___bit 0#define reg_eth_r_stat___exc_col___lsb 1#define reg_eth_r_stat___exc_col___width 1#define reg_eth_r_stat___exc_col___bit 1#define reg_eth_r_stat___urun___lsb 2#define reg_eth_r_stat___urun___width 1#define reg_eth_r_stat___urun___bit 2#define reg_eth_r_stat___phyclk___lsb 3#define reg_eth_r_stat___phyclk___width 1#define reg_eth_r_stat___phyclk___bit 3#define reg_eth_r_stat___txdata___lsb 4#define reg_eth_r_stat___txdata___width 4#define reg_eth_r_stat___txen___lsb 8#define reg_eth_r_stat___txen___width 1#define reg_eth_r_stat___txen___bit 8#define reg_eth_r_stat___col___lsb 9#define reg_eth_r_stat___col___width 1#define reg_eth_r_stat___col___bit 9#define reg_eth_r_stat___crs___lsb 10#define reg_eth_r_stat___crs___width 1#define reg_eth_r_stat___crs___bit 10#define reg_eth_r_stat___txclk___lsb 11#define reg_eth_r_stat___txclk___width 1#define reg_eth_r_stat___txclk___bit 11#define reg_eth_r_stat___rxdata___lsb 12#define reg_eth_r_stat___rxdata___width 4#define reg_eth_r_stat___rxer___lsb 16#define reg_eth_r_stat___rxer___width 1#define reg_eth_r_stat___rxer___bit 16#define reg_eth_r_stat___rxdv___lsb 17#define reg_eth_r_stat___rxdv___width 1#define reg_eth_r_stat___rxdv___bit 17#define reg_eth_r_stat___rxclk___lsb 18#define reg_eth_r_stat___rxclk___width 1#define reg_eth_r_stat___rxclk___bit 18#define reg_eth_r_stat_offset 44/* Register rs_rec_cnt, scope eth, type rs */#define reg_eth_rs_rec_cnt___crc_err___lsb 0#define reg_eth_rs_rec_cnt___crc_err___width 8#define reg_eth_rs_rec_cnt___align_err___lsb 8#define reg_eth_rs_rec_cnt___align_err___width 8#define reg_eth_rs_rec_cnt___oversize___lsb 16#define reg_eth_rs_rec_cnt___oversize___width 8#define reg_eth_rs_rec_cnt___congestion___lsb 24#define reg_eth_rs_rec_cnt___congestion___width 8#define reg_eth_rs_rec_cnt_offset 48/* Register r_rec_cnt, scope eth, type r */#define reg_eth_r_rec_cnt___crc_err___lsb 0#define reg_eth_r_rec_cnt___crc_err___width 8#define reg_eth_r_rec_cnt___align_err___lsb 8#define reg_eth_r_rec_cnt___align_err___width 8#define reg_eth_r_rec_cnt___oversize___lsb 16#define reg_eth_r_rec_cnt___oversize___width 8#define reg_eth_r_rec_cnt___congestion___lsb 24#define reg_eth_r_rec_cnt___congestion___width 8#define reg_eth_r_rec_cnt_offset 52/* Register rs_tr_cnt, scope eth, type rs */#define reg_eth_rs_tr_cnt___single_col___lsb 0#define reg_eth_rs_tr_cnt___single_col___width 8#define reg_eth_rs_tr_cnt___mult_col___lsb 8#define reg_eth_rs_tr_cnt___mult_col___width 8#define reg_eth_rs_tr_cnt___late_col___lsb 16

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -