📄 iop_sw_mpu_defs.h
字号:
#ifndef __iop_sw_mpu_defs_h#define __iop_sw_mpu_defs_h/* * This file is autogenerated from * file: ../../inst/io_proc/rtl/guinness/iop_sw_mpu.r * id: <not found> * last modfied: Mon Apr 11 16:10:19 2005 * * by /n/asic/design/tools/rdesc/src/rdes2c --outfile iop_sw_mpu_defs.h ../../inst/io_proc/rtl/guinness/iop_sw_mpu.r * id: $Id: iop_sw_mpu_defs.h,v 1.4 2005/04/24 18:31:05 starvik Exp $ * Any changes here will be lost. * * -*- buffer-read-only: t -*- *//* Main access macros */#ifndef REG_RD#define REG_RD( scope, inst, reg ) \ REG_READ( reg_##scope##_##reg, \ (inst) + REG_RD_ADDR_##scope##_##reg )#endif#ifndef REG_WR#define REG_WR( scope, inst, reg, val ) \ REG_WRITE( reg_##scope##_##reg, \ (inst) + REG_WR_ADDR_##scope##_##reg, (val) )#endif#ifndef REG_RD_VECT#define REG_RD_VECT( scope, inst, reg, index ) \ REG_READ( reg_##scope##_##reg, \ (inst) + REG_RD_ADDR_##scope##_##reg + \ (index) * STRIDE_##scope##_##reg )#endif#ifndef REG_WR_VECT#define REG_WR_VECT( scope, inst, reg, index, val ) \ REG_WRITE( reg_##scope##_##reg, \ (inst) + REG_WR_ADDR_##scope##_##reg + \ (index) * STRIDE_##scope##_##reg, (val) )#endif#ifndef REG_RD_INT#define REG_RD_INT( scope, inst, reg ) \ REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg )#endif#ifndef REG_WR_INT#define REG_WR_INT( scope, inst, reg, val ) \ REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg, (val) )#endif#ifndef REG_RD_INT_VECT#define REG_RD_INT_VECT( scope, inst, reg, index ) \ REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg + \ (index) * STRIDE_##scope##_##reg )#endif#ifndef REG_WR_INT_VECT#define REG_WR_INT_VECT( scope, inst, reg, index, val ) \ REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg + \ (index) * STRIDE_##scope##_##reg, (val) )#endif#ifndef REG_TYPE_CONV#define REG_TYPE_CONV( type, orgtype, val ) \ ( { union { orgtype o; type n; } r; r.o = val; r.n; } )#endif#ifndef reg_page_size#define reg_page_size 8192#endif#ifndef REG_ADDR#define REG_ADDR( scope, inst, reg ) \ ( (inst) + REG_RD_ADDR_##scope##_##reg )#endif#ifndef REG_ADDR_VECT#define REG_ADDR_VECT( scope, inst, reg, index ) \ ( (inst) + REG_RD_ADDR_##scope##_##reg + \ (index) * STRIDE_##scope##_##reg )#endif/* C-code for register scope iop_sw_mpu *//* Register rw_sw_cfg_owner, scope iop_sw_mpu, type rw */typedef struct { unsigned int cfg : 2; unsigned int dummy1 : 30;} reg_iop_sw_mpu_rw_sw_cfg_owner;#define REG_RD_ADDR_iop_sw_mpu_rw_sw_cfg_owner 0#define REG_WR_ADDR_iop_sw_mpu_rw_sw_cfg_owner 0/* Register rw_mc_ctrl, scope iop_sw_mpu, type rw */typedef struct { unsigned int keep_owner : 1; unsigned int cmd : 2; unsigned int size : 3; unsigned int wr_spu0_mem : 1; unsigned int wr_spu1_mem : 1; unsigned int dummy1 : 24;} reg_iop_sw_mpu_rw_mc_ctrl;#define REG_RD_ADDR_iop_sw_mpu_rw_mc_ctrl 4#define REG_WR_ADDR_iop_sw_mpu_rw_mc_ctrl 4/* Register rw_mc_data, scope iop_sw_mpu, type rw */typedef struct { unsigned int val : 32;} reg_iop_sw_mpu_rw_mc_data;#define REG_RD_ADDR_iop_sw_mpu_rw_mc_data 8#define REG_WR_ADDR_iop_sw_mpu_rw_mc_data 8/* Register rw_mc_addr, scope iop_sw_mpu, type rw */typedef unsigned int reg_iop_sw_mpu_rw_mc_addr;#define REG_RD_ADDR_iop_sw_mpu_rw_mc_addr 12#define REG_WR_ADDR_iop_sw_mpu_rw_mc_addr 12/* Register rs_mc_data, scope iop_sw_mpu, type rs */typedef unsigned int reg_iop_sw_mpu_rs_mc_data;#define REG_RD_ADDR_iop_sw_mpu_rs_mc_data 16/* Register r_mc_data, scope iop_sw_mpu, type r */typedef unsigned int reg_iop_sw_mpu_r_mc_data;#define REG_RD_ADDR_iop_sw_mpu_r_mc_data 20/* Register r_mc_stat, scope iop_sw_mpu, type r */typedef struct { unsigned int busy_cpu : 1; unsigned int busy_mpu : 1; unsigned int busy_spu0 : 1; unsigned int busy_spu1 : 1; unsigned int owned_by_cpu : 1; unsigned int owned_by_mpu : 1; unsigned int owned_by_spu0 : 1; unsigned int owned_by_spu1 : 1; unsigned int dummy1 : 24;} reg_iop_sw_mpu_r_mc_stat;#define REG_RD_ADDR_iop_sw_mpu_r_mc_stat 24/* Register rw_bus0_clr_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int byte0 : 8; unsigned int byte1 : 8; unsigned int byte2 : 8; unsigned int byte3 : 8;} reg_iop_sw_mpu_rw_bus0_clr_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_bus0_clr_mask 28#define REG_WR_ADDR_iop_sw_mpu_rw_bus0_clr_mask 28/* Register rw_bus0_set_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int byte0 : 8; unsigned int byte1 : 8; unsigned int byte2 : 8; unsigned int byte3 : 8;} reg_iop_sw_mpu_rw_bus0_set_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_bus0_set_mask 32#define REG_WR_ADDR_iop_sw_mpu_rw_bus0_set_mask 32/* Register rw_bus0_oe_clr_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int byte0 : 1; unsigned int byte1 : 1; unsigned int byte2 : 1; unsigned int byte3 : 1; unsigned int dummy1 : 28;} reg_iop_sw_mpu_rw_bus0_oe_clr_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_bus0_oe_clr_mask 36#define REG_WR_ADDR_iop_sw_mpu_rw_bus0_oe_clr_mask 36/* Register rw_bus0_oe_set_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int byte0 : 1; unsigned int byte1 : 1; unsigned int byte2 : 1; unsigned int byte3 : 1; unsigned int dummy1 : 28;} reg_iop_sw_mpu_rw_bus0_oe_set_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_bus0_oe_set_mask 40#define REG_WR_ADDR_iop_sw_mpu_rw_bus0_oe_set_mask 40/* Register r_bus0_in, scope iop_sw_mpu, type r */typedef unsigned int reg_iop_sw_mpu_r_bus0_in;#define REG_RD_ADDR_iop_sw_mpu_r_bus0_in 44/* Register rw_bus1_clr_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int byte0 : 8; unsigned int byte1 : 8; unsigned int byte2 : 8; unsigned int byte3 : 8;} reg_iop_sw_mpu_rw_bus1_clr_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_bus1_clr_mask 48#define REG_WR_ADDR_iop_sw_mpu_rw_bus1_clr_mask 48/* Register rw_bus1_set_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int byte0 : 8; unsigned int byte1 : 8; unsigned int byte2 : 8; unsigned int byte3 : 8;} reg_iop_sw_mpu_rw_bus1_set_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_bus1_set_mask 52#define REG_WR_ADDR_iop_sw_mpu_rw_bus1_set_mask 52/* Register rw_bus1_oe_clr_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int byte0 : 1; unsigned int byte1 : 1; unsigned int byte2 : 1; unsigned int byte3 : 1; unsigned int dummy1 : 28;} reg_iop_sw_mpu_rw_bus1_oe_clr_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_bus1_oe_clr_mask 56#define REG_WR_ADDR_iop_sw_mpu_rw_bus1_oe_clr_mask 56/* Register rw_bus1_oe_set_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int byte0 : 1; unsigned int byte1 : 1; unsigned int byte2 : 1; unsigned int byte3 : 1; unsigned int dummy1 : 28;} reg_iop_sw_mpu_rw_bus1_oe_set_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_bus1_oe_set_mask 60#define REG_WR_ADDR_iop_sw_mpu_rw_bus1_oe_set_mask 60/* Register r_bus1_in, scope iop_sw_mpu, type r */typedef unsigned int reg_iop_sw_mpu_r_bus1_in;#define REG_RD_ADDR_iop_sw_mpu_r_bus1_in 64/* Register rw_gio_clr_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int val : 32;} reg_iop_sw_mpu_rw_gio_clr_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_gio_clr_mask 68#define REG_WR_ADDR_iop_sw_mpu_rw_gio_clr_mask 68/* Register rw_gio_set_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int val : 32;} reg_iop_sw_mpu_rw_gio_set_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_gio_set_mask 72#define REG_WR_ADDR_iop_sw_mpu_rw_gio_set_mask 72/* Register rw_gio_oe_clr_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int val : 32;} reg_iop_sw_mpu_rw_gio_oe_clr_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_gio_oe_clr_mask 76#define REG_WR_ADDR_iop_sw_mpu_rw_gio_oe_clr_mask 76/* Register rw_gio_oe_set_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int val : 32;} reg_iop_sw_mpu_rw_gio_oe_set_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_gio_oe_set_mask 80#define REG_WR_ADDR_iop_sw_mpu_rw_gio_oe_set_mask 80/* Register r_gio_in, scope iop_sw_mpu, type r */typedef unsigned int reg_iop_sw_mpu_r_gio_in;#define REG_RD_ADDR_iop_sw_mpu_r_gio_in 84/* Register rw_cpu_intr, scope iop_sw_mpu, type rw */typedef struct { unsigned int intr0 : 1; unsigned int intr1 : 1; unsigned int intr2 : 1; unsigned int intr3 : 1; unsigned int intr4 : 1; unsigned int intr5 : 1; unsigned int intr6 : 1; unsigned int intr7 : 1; unsigned int intr8 : 1; unsigned int intr9 : 1; unsigned int intr10 : 1; unsigned int intr11 : 1; unsigned int intr12 : 1; unsigned int intr13 : 1; unsigned int intr14 : 1; unsigned int intr15 : 1; unsigned int intr16 : 1; unsigned int intr17 : 1; unsigned int intr18 : 1; unsigned int intr19 : 1; unsigned int intr20 : 1; unsigned int intr21 : 1; unsigned int intr22 : 1; unsigned int intr23 : 1; unsigned int intr24 : 1; unsigned int intr25 : 1; unsigned int intr26 : 1; unsigned int intr27 : 1; unsigned int intr28 : 1; unsigned int intr29 : 1; unsigned int intr30 : 1; unsigned int intr31 : 1;} reg_iop_sw_mpu_rw_cpu_intr;#define REG_RD_ADDR_iop_sw_mpu_rw_cpu_intr 88#define REG_WR_ADDR_iop_sw_mpu_rw_cpu_intr 88/* Register r_cpu_intr, scope iop_sw_mpu, type r */typedef struct { unsigned int intr0 : 1; unsigned int intr1 : 1; unsigned int intr2 : 1; unsigned int intr3 : 1; unsigned int intr4 : 1; unsigned int intr5 : 1; unsigned int intr6 : 1; unsigned int intr7 : 1; unsigned int intr8 : 1; unsigned int intr9 : 1; unsigned int intr10 : 1; unsigned int intr11 : 1; unsigned int intr12 : 1; unsigned int intr13 : 1; unsigned int intr14 : 1; unsigned int intr15 : 1; unsigned int intr16 : 1; unsigned int intr17 : 1; unsigned int intr18 : 1; unsigned int intr19 : 1; unsigned int intr20 : 1; unsigned int intr21 : 1; unsigned int intr22 : 1; unsigned int intr23 : 1; unsigned int intr24 : 1; unsigned int intr25 : 1; unsigned int intr26 : 1; unsigned int intr27 : 1; unsigned int intr28 : 1; unsigned int intr29 : 1; unsigned int intr30 : 1; unsigned int intr31 : 1;} reg_iop_sw_mpu_r_cpu_intr;#define REG_RD_ADDR_iop_sw_mpu_r_cpu_intr 92/* Register rw_intr_grp0_mask, scope iop_sw_mpu, type rw */typedef struct { unsigned int spu0_intr0 : 1; unsigned int spu1_intr0 : 1; unsigned int trigger_grp0 : 1; unsigned int trigger_grp4 : 1; unsigned int timer_grp0 : 1; unsigned int fifo_out0 : 1; unsigned int fifo_out0_extra : 1; unsigned int dmc_out0 : 1; unsigned int spu0_intr1 : 1; unsigned int spu1_intr1 : 1; unsigned int trigger_grp1 : 1; unsigned int trigger_grp5 : 1; unsigned int timer_grp1 : 1; unsigned int fifo_in0 : 1; unsigned int fifo_in0_extra : 1; unsigned int dmc_in0 : 1; unsigned int spu0_intr2 : 1; unsigned int spu1_intr2 : 1; unsigned int trigger_grp2 : 1; unsigned int trigger_grp6 : 1; unsigned int timer_grp2 : 1; unsigned int fifo_out1 : 1; unsigned int fifo_out1_extra : 1; unsigned int dmc_out1 : 1; unsigned int spu0_intr3 : 1; unsigned int spu1_intr3 : 1; unsigned int trigger_grp3 : 1; unsigned int trigger_grp7 : 1; unsigned int timer_grp3 : 1; unsigned int fifo_in1 : 1; unsigned int fifo_in1_extra : 1; unsigned int dmc_in1 : 1;} reg_iop_sw_mpu_rw_intr_grp0_mask;#define REG_RD_ADDR_iop_sw_mpu_rw_intr_grp0_mask 96#define REG_WR_ADDR_iop_sw_mpu_rw_intr_grp0_mask 96/* Register rw_ack_intr_grp0, scope iop_sw_mpu, type rw */typedef struct { unsigned int spu0_intr0 : 1; unsigned int spu1_intr0 : 1; unsigned int dummy1 : 6; unsigned int spu0_intr1 : 1; unsigned int spu1_intr1 : 1; unsigned int dummy2 : 6; unsigned int spu0_intr2 : 1; unsigned int spu1_intr2 : 1; unsigned int dummy3 : 6; unsigned int spu0_intr3 : 1; unsigned int spu1_intr3 : 1; unsigned int dummy4 : 6;} reg_iop_sw_mpu_rw_ack_intr_grp0;#define REG_RD_ADDR_iop_sw_mpu_rw_ack_intr_grp0 100#define REG_WR_ADDR_iop_sw_mpu_rw_ack_intr_grp0 100/* Register r_intr_grp0, scope iop_sw_mpu, type r */typedef struct { unsigned int spu0_intr0 : 1; unsigned int spu1_intr0 : 1; unsigned int trigger_grp0 : 1; unsigned int trigger_grp4 : 1; unsigned int timer_grp0 : 1; unsigned int fifo_out0 : 1; unsigned int fifo_out0_extra : 1; unsigned int dmc_out0 : 1; unsigned int spu0_intr1 : 1; unsigned int spu1_intr1 : 1; unsigned int trigger_grp1 : 1; unsigned int trigger_grp5 : 1; unsigned int timer_grp1 : 1; unsigned int fifo_in0 : 1; unsigned int fifo_in0_extra : 1; unsigned int dmc_in0 : 1; unsigned int spu0_intr2 : 1; unsigned int spu1_intr2 : 1; unsigned int trigger_grp2 : 1; unsigned int trigger_grp6 : 1; unsigned int timer_grp2 : 1; unsigned int fifo_out1 : 1; unsigned int fifo_out1_extra : 1; unsigned int dmc_out1 : 1; unsigned int spu0_intr3 : 1; unsigned int spu1_intr3 : 1; unsigned int trigger_grp3 : 1; unsigned int trigger_grp7 : 1; unsigned int timer_grp3 : 1; unsigned int fifo_in1 : 1; unsigned int fifo_in1_extra : 1; unsigned int dmc_in1 : 1;} reg_iop_sw_mpu_r_intr_grp0;#define REG_RD_ADDR_iop_sw_mpu_r_intr_grp0 104/* Register r_masked_intr_grp0, scope iop_sw_mpu, type r */typedef struct { unsigned int spu0_intr0 : 1; unsigned int spu1_intr0 : 1; unsigned int trigger_grp0 : 1; unsigned int trigger_grp4 : 1; unsigned int timer_grp0 : 1; unsigned int fifo_out0 : 1; unsigned int fifo_out0_extra : 1; unsigned int dmc_out0 : 1; unsigned int spu0_intr1 : 1; unsigned int spu1_intr1 : 1; unsigned int trigger_grp1 : 1; unsigned int trigger_grp5 : 1; unsigned int timer_grp1 : 1;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -