📄 iop_sw_spu_defs_asm.h
字号:
/* Register rw_gio_oe_clr_mask, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_gio_oe_clr_mask___val___lsb 0#define reg_iop_sw_spu_rw_gio_oe_clr_mask___val___width 32#define reg_iop_sw_spu_rw_gio_oe_clr_mask_offset 72/* Register rw_gio_oe_set_mask, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_gio_oe_set_mask___val___lsb 0#define reg_iop_sw_spu_rw_gio_oe_set_mask___val___width 32#define reg_iop_sw_spu_rw_gio_oe_set_mask_offset 76/* Register r_gio_in, scope iop_sw_spu, type r */#define reg_iop_sw_spu_r_gio_in_offset 80/* Register rw_bus0_clr_mask_lo, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_bus0_clr_mask_lo___byte0___lsb 0#define reg_iop_sw_spu_rw_bus0_clr_mask_lo___byte0___width 8#define reg_iop_sw_spu_rw_bus0_clr_mask_lo___byte1___lsb 8#define reg_iop_sw_spu_rw_bus0_clr_mask_lo___byte1___width 8#define reg_iop_sw_spu_rw_bus0_clr_mask_lo_offset 84/* Register rw_bus0_clr_mask_hi, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_bus0_clr_mask_hi___byte2___lsb 0#define reg_iop_sw_spu_rw_bus0_clr_mask_hi___byte2___width 8#define reg_iop_sw_spu_rw_bus0_clr_mask_hi___byte3___lsb 8#define reg_iop_sw_spu_rw_bus0_clr_mask_hi___byte3___width 8#define reg_iop_sw_spu_rw_bus0_clr_mask_hi_offset 88/* Register rw_bus0_set_mask_lo, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_bus0_set_mask_lo___byte0___lsb 0#define reg_iop_sw_spu_rw_bus0_set_mask_lo___byte0___width 8#define reg_iop_sw_spu_rw_bus0_set_mask_lo___byte1___lsb 8#define reg_iop_sw_spu_rw_bus0_set_mask_lo___byte1___width 8#define reg_iop_sw_spu_rw_bus0_set_mask_lo_offset 92/* Register rw_bus0_set_mask_hi, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_bus0_set_mask_hi___byte2___lsb 0#define reg_iop_sw_spu_rw_bus0_set_mask_hi___byte2___width 8#define reg_iop_sw_spu_rw_bus0_set_mask_hi___byte3___lsb 8#define reg_iop_sw_spu_rw_bus0_set_mask_hi___byte3___width 8#define reg_iop_sw_spu_rw_bus0_set_mask_hi_offset 96/* Register rw_bus1_clr_mask_lo, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_bus1_clr_mask_lo___byte0___lsb 0#define reg_iop_sw_spu_rw_bus1_clr_mask_lo___byte0___width 8#define reg_iop_sw_spu_rw_bus1_clr_mask_lo___byte1___lsb 8#define reg_iop_sw_spu_rw_bus1_clr_mask_lo___byte1___width 8#define reg_iop_sw_spu_rw_bus1_clr_mask_lo_offset 100/* Register rw_bus1_clr_mask_hi, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_bus1_clr_mask_hi___byte2___lsb 0#define reg_iop_sw_spu_rw_bus1_clr_mask_hi___byte2___width 8#define reg_iop_sw_spu_rw_bus1_clr_mask_hi___byte3___lsb 8#define reg_iop_sw_spu_rw_bus1_clr_mask_hi___byte3___width 8#define reg_iop_sw_spu_rw_bus1_clr_mask_hi_offset 104/* Register rw_bus1_set_mask_lo, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_bus1_set_mask_lo___byte0___lsb 0#define reg_iop_sw_spu_rw_bus1_set_mask_lo___byte0___width 8#define reg_iop_sw_spu_rw_bus1_set_mask_lo___byte1___lsb 8#define reg_iop_sw_spu_rw_bus1_set_mask_lo___byte1___width 8#define reg_iop_sw_spu_rw_bus1_set_mask_lo_offset 108/* Register rw_bus1_set_mask_hi, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_bus1_set_mask_hi___byte2___lsb 0#define reg_iop_sw_spu_rw_bus1_set_mask_hi___byte2___width 8#define reg_iop_sw_spu_rw_bus1_set_mask_hi___byte3___lsb 8#define reg_iop_sw_spu_rw_bus1_set_mask_hi___byte3___width 8#define reg_iop_sw_spu_rw_bus1_set_mask_hi_offset 112/* Register rw_gio_clr_mask_lo, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_gio_clr_mask_lo___val___lsb 0#define reg_iop_sw_spu_rw_gio_clr_mask_lo___val___width 16#define reg_iop_sw_spu_rw_gio_clr_mask_lo_offset 116/* Register rw_gio_clr_mask_hi, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_gio_clr_mask_hi___val___lsb 0#define reg_iop_sw_spu_rw_gio_clr_mask_hi___val___width 16#define reg_iop_sw_spu_rw_gio_clr_mask_hi_offset 120/* Register rw_gio_set_mask_lo, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_gio_set_mask_lo___val___lsb 0#define reg_iop_sw_spu_rw_gio_set_mask_lo___val___width 16#define reg_iop_sw_spu_rw_gio_set_mask_lo_offset 124/* Register rw_gio_set_mask_hi, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_gio_set_mask_hi___val___lsb 0#define reg_iop_sw_spu_rw_gio_set_mask_hi___val___width 16#define reg_iop_sw_spu_rw_gio_set_mask_hi_offset 128/* Register rw_gio_oe_clr_mask_lo, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_gio_oe_clr_mask_lo___val___lsb 0#define reg_iop_sw_spu_rw_gio_oe_clr_mask_lo___val___width 16#define reg_iop_sw_spu_rw_gio_oe_clr_mask_lo_offset 132/* Register rw_gio_oe_clr_mask_hi, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_gio_oe_clr_mask_hi___val___lsb 0#define reg_iop_sw_spu_rw_gio_oe_clr_mask_hi___val___width 16#define reg_iop_sw_spu_rw_gio_oe_clr_mask_hi_offset 136/* Register rw_gio_oe_set_mask_lo, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_gio_oe_set_mask_lo___val___lsb 0#define reg_iop_sw_spu_rw_gio_oe_set_mask_lo___val___width 16#define reg_iop_sw_spu_rw_gio_oe_set_mask_lo_offset 140/* Register rw_gio_oe_set_mask_hi, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_gio_oe_set_mask_hi___val___lsb 0#define reg_iop_sw_spu_rw_gio_oe_set_mask_hi___val___width 16#define reg_iop_sw_spu_rw_gio_oe_set_mask_hi_offset 144/* Register rw_cpu_intr, scope iop_sw_spu, type rw */#define reg_iop_sw_spu_rw_cpu_intr___intr0___lsb 0#define reg_iop_sw_spu_rw_cpu_intr___intr0___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr0___bit 0#define reg_iop_sw_spu_rw_cpu_intr___intr1___lsb 1#define reg_iop_sw_spu_rw_cpu_intr___intr1___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr1___bit 1#define reg_iop_sw_spu_rw_cpu_intr___intr2___lsb 2#define reg_iop_sw_spu_rw_cpu_intr___intr2___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr2___bit 2#define reg_iop_sw_spu_rw_cpu_intr___intr3___lsb 3#define reg_iop_sw_spu_rw_cpu_intr___intr3___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr3___bit 3#define reg_iop_sw_spu_rw_cpu_intr___intr4___lsb 4#define reg_iop_sw_spu_rw_cpu_intr___intr4___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr4___bit 4#define reg_iop_sw_spu_rw_cpu_intr___intr5___lsb 5#define reg_iop_sw_spu_rw_cpu_intr___intr5___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr5___bit 5#define reg_iop_sw_spu_rw_cpu_intr___intr6___lsb 6#define reg_iop_sw_spu_rw_cpu_intr___intr6___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr6___bit 6#define reg_iop_sw_spu_rw_cpu_intr___intr7___lsb 7#define reg_iop_sw_spu_rw_cpu_intr___intr7___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr7___bit 7#define reg_iop_sw_spu_rw_cpu_intr___intr8___lsb 8#define reg_iop_sw_spu_rw_cpu_intr___intr8___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr8___bit 8#define reg_iop_sw_spu_rw_cpu_intr___intr9___lsb 9#define reg_iop_sw_spu_rw_cpu_intr___intr9___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr9___bit 9#define reg_iop_sw_spu_rw_cpu_intr___intr10___lsb 10#define reg_iop_sw_spu_rw_cpu_intr___intr10___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr10___bit 10#define reg_iop_sw_spu_rw_cpu_intr___intr11___lsb 11#define reg_iop_sw_spu_rw_cpu_intr___intr11___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr11___bit 11#define reg_iop_sw_spu_rw_cpu_intr___intr12___lsb 12#define reg_iop_sw_spu_rw_cpu_intr___intr12___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr12___bit 12#define reg_iop_sw_spu_rw_cpu_intr___intr13___lsb 13#define reg_iop_sw_spu_rw_cpu_intr___intr13___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr13___bit 13#define reg_iop_sw_spu_rw_cpu_intr___intr14___lsb 14#define reg_iop_sw_spu_rw_cpu_intr___intr14___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr14___bit 14#define reg_iop_sw_spu_rw_cpu_intr___intr15___lsb 15#define reg_iop_sw_spu_rw_cpu_intr___intr15___width 1#define reg_iop_sw_spu_rw_cpu_intr___intr15___bit 15#define reg_iop_sw_spu_rw_cpu_intr_offset 148/* Register r_cpu_intr, scope iop_sw_spu, type r */#define reg_iop_sw_spu_r_cpu_intr___intr0___lsb 0#define reg_iop_sw_spu_r_cpu_intr___intr0___width 1#define reg_iop_sw_spu_r_cpu_intr___intr0___bit 0#define reg_iop_sw_spu_r_cpu_intr___intr1___lsb 1#define reg_iop_sw_spu_r_cpu_intr___intr1___width 1#define reg_iop_sw_spu_r_cpu_intr___intr1___bit 1#define reg_iop_sw_spu_r_cpu_intr___intr2___lsb 2#define reg_iop_sw_spu_r_cpu_intr___intr2___width 1#define reg_iop_sw_spu_r_cpu_intr___intr2___bit 2#define reg_iop_sw_spu_r_cpu_intr___intr3___lsb 3#define reg_iop_sw_spu_r_cpu_intr___intr3___width 1#define reg_iop_sw_spu_r_cpu_intr___intr3___bit 3#define reg_iop_sw_spu_r_cpu_intr___intr4___lsb 4#define reg_iop_sw_spu_r_cpu_intr___intr4___width 1#define reg_iop_sw_spu_r_cpu_intr___intr4___bit 4#define reg_iop_sw_spu_r_cpu_intr___intr5___lsb 5#define reg_iop_sw_spu_r_cpu_intr___intr5___width 1#define reg_iop_sw_spu_r_cpu_intr___intr5___bit 5#define reg_iop_sw_spu_r_cpu_intr___intr6___lsb 6#define reg_iop_sw_spu_r_cpu_intr___intr6___width 1#define reg_iop_sw_spu_r_cpu_intr___intr6___bit 6#define reg_iop_sw_spu_r_cpu_intr___intr7___lsb 7#define reg_iop_sw_spu_r_cpu_intr___intr7___width 1#define reg_iop_sw_spu_r_cpu_intr___intr7___bit 7#define reg_iop_sw_spu_r_cpu_intr___intr8___lsb 8#define reg_iop_sw_spu_r_cpu_intr___intr8___width 1#define reg_iop_sw_spu_r_cpu_intr___intr8___bit 8#define reg_iop_sw_spu_r_cpu_intr___intr9___lsb 9#define reg_iop_sw_spu_r_cpu_intr___intr9___width 1#define reg_iop_sw_spu_r_cpu_intr___intr9___bit 9#define reg_iop_sw_spu_r_cpu_intr___intr10___lsb 10#define reg_iop_sw_spu_r_cpu_intr___intr10___width 1#define reg_iop_sw_spu_r_cpu_intr___intr10___bit 10#define reg_iop_sw_spu_r_cpu_intr___intr11___lsb 11#define reg_iop_sw_spu_r_cpu_intr___intr11___width 1#define reg_iop_sw_spu_r_cpu_intr___intr11___bit 11#define reg_iop_sw_spu_r_cpu_intr___intr12___lsb 12#define reg_iop_sw_spu_r_cpu_intr___intr12___width 1#define reg_iop_sw_spu_r_cpu_intr___intr12___bit 12#define reg_iop_sw_spu_r_cpu_intr___intr13___lsb 13#define reg_iop_sw_spu_r_cpu_intr___intr13___width 1#define reg_iop_sw_spu_r_cpu_intr___intr13___bit 13#define reg_iop_sw_spu_r_cpu_intr___intr14___lsb 14#define reg_iop_sw_spu_r_cpu_intr___intr14___width 1#define reg_iop_sw_spu_r_cpu_intr___intr14___bit 14#define reg_iop_sw_spu_r_cpu_intr___intr15___lsb 15#define reg_iop_sw_spu_r_cpu_intr___intr15___width 1#define reg_iop_sw_spu_r_cpu_intr___intr15___bit 15#define reg_iop_sw_spu_r_cpu_intr_offset 152/* Register r_hw_intr, scope iop_sw_spu, type r */#define reg_iop_sw_spu_r_hw_intr___trigger_grp0___lsb 0#define reg_iop_sw_spu_r_hw_intr___trigger_grp0___width 1#define reg_iop_sw_spu_r_hw_intr___trigger_grp0___bit 0#define reg_iop_sw_spu_r_hw_intr___trigger_grp1___lsb 1#define reg_iop_sw_spu_r_hw_intr___trigger_grp1___width 1#define reg_iop_sw_spu_r_hw_intr___trigger_grp1___bit 1#define reg_iop_sw_spu_r_hw_intr___trigger_grp2___lsb 2#define reg_iop_sw_spu_r_hw_intr___trigger_grp2___width 1#define reg_iop_sw_spu_r_hw_intr___trigger_grp2___bit 2#define reg_iop_sw_spu_r_hw_intr___trigger_grp3___lsb 3#define reg_iop_sw_spu_r_hw_intr___trigger_grp3___width 1#define reg_iop_sw_spu_r_hw_intr___trigger_grp3___bit 3#define reg_iop_sw_spu_r_hw_intr___trigger_grp4___lsb 4#define reg_iop_sw_spu_r_hw_intr___trigger_grp4___width 1#define reg_iop_sw_spu_r_hw_intr___trigger_grp4___bit 4#define reg_iop_sw_spu_r_hw_intr___trigger_grp5___lsb 5#define reg_iop_sw_spu_r_hw_intr___trigger_grp5___width 1#define reg_iop_sw_spu_r_hw_intr___trigger_grp5___bit 5
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -