⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 iop_sap_out_defs_asm.h

📁 linux-2.6.15.6
💻 H
📖 第 1 页 / 共 2 页
字号:
#ifndef __iop_sap_out_defs_asm_h#define __iop_sap_out_defs_asm_h/* * This file is autogenerated from *   file:           ../../inst/io_proc/rtl/iop_sap_out.r *     id:           <not found> *     last modfied: Mon Apr 11 16:08:46 2005 * *   by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/iop_sap_out_defs_asm.h ../../inst/io_proc/rtl/iop_sap_out.r *      id: $Id: iop_sap_out_defs_asm.h,v 1.5 2005/04/24 18:31:06 starvik Exp $ * Any changes here will be lost. * * -*- buffer-read-only: t -*- */#ifndef REG_FIELD#define REG_FIELD( scope, reg, field, value ) \  REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )#define REG_FIELD_X_( value, shift ) ((value) << shift)#endif#ifndef REG_STATE#define REG_STATE( scope, reg, field, symbolic_value ) \  REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )#define REG_STATE_X_( k, shift ) (k << shift)#endif#ifndef REG_MASK#define REG_MASK( scope, reg, field ) \  REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )#define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)#endif#ifndef REG_LSB#define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb#endif#ifndef REG_BIT#define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit#endif#ifndef REG_ADDR#define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)#define REG_ADDR_X_( inst, offs ) ((inst) + offs)#endif#ifndef REG_ADDR_VECT#define REG_ADDR_VECT( scope, inst, reg, index ) \         REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \			 STRIDE_##scope##_##reg )#define REG_ADDR_VECT_X_( inst, offs, index, stride ) \                          ((inst) + offs + (index) * stride)#endif/* Register rw_gen_gated, scope iop_sap_out, type rw */#define reg_iop_sap_out_rw_gen_gated___clk0_src___lsb 0#define reg_iop_sap_out_rw_gen_gated___clk0_src___width 2#define reg_iop_sap_out_rw_gen_gated___clk0_gate_src___lsb 2#define reg_iop_sap_out_rw_gen_gated___clk0_gate_src___width 2#define reg_iop_sap_out_rw_gen_gated___clk0_force_src___lsb 4#define reg_iop_sap_out_rw_gen_gated___clk0_force_src___width 3#define reg_iop_sap_out_rw_gen_gated___clk1_src___lsb 7#define reg_iop_sap_out_rw_gen_gated___clk1_src___width 2#define reg_iop_sap_out_rw_gen_gated___clk1_gate_src___lsb 9#define reg_iop_sap_out_rw_gen_gated___clk1_gate_src___width 2#define reg_iop_sap_out_rw_gen_gated___clk1_force_src___lsb 11#define reg_iop_sap_out_rw_gen_gated___clk1_force_src___width 3#define reg_iop_sap_out_rw_gen_gated___clk2_src___lsb 14#define reg_iop_sap_out_rw_gen_gated___clk2_src___width 2#define reg_iop_sap_out_rw_gen_gated___clk2_gate_src___lsb 16#define reg_iop_sap_out_rw_gen_gated___clk2_gate_src___width 2#define reg_iop_sap_out_rw_gen_gated___clk2_force_src___lsb 18#define reg_iop_sap_out_rw_gen_gated___clk2_force_src___width 3#define reg_iop_sap_out_rw_gen_gated___clk3_src___lsb 21#define reg_iop_sap_out_rw_gen_gated___clk3_src___width 2#define reg_iop_sap_out_rw_gen_gated___clk3_gate_src___lsb 23#define reg_iop_sap_out_rw_gen_gated___clk3_gate_src___width 2#define reg_iop_sap_out_rw_gen_gated___clk3_force_src___lsb 25#define reg_iop_sap_out_rw_gen_gated___clk3_force_src___width 3#define reg_iop_sap_out_rw_gen_gated_offset 0/* Register rw_bus0, scope iop_sap_out, type rw */#define reg_iop_sap_out_rw_bus0___byte0_clk_sel___lsb 0#define reg_iop_sap_out_rw_bus0___byte0_clk_sel___width 3#define reg_iop_sap_out_rw_bus0___byte0_gated_clk___lsb 3#define reg_iop_sap_out_rw_bus0___byte0_gated_clk___width 2#define reg_iop_sap_out_rw_bus0___byte0_clk_inv___lsb 5#define reg_iop_sap_out_rw_bus0___byte0_clk_inv___width 1#define reg_iop_sap_out_rw_bus0___byte0_clk_inv___bit 5#define reg_iop_sap_out_rw_bus0___byte1_clk_sel___lsb 6#define reg_iop_sap_out_rw_bus0___byte1_clk_sel___width 3#define reg_iop_sap_out_rw_bus0___byte1_gated_clk___lsb 9#define reg_iop_sap_out_rw_bus0___byte1_gated_clk___width 2#define reg_iop_sap_out_rw_bus0___byte1_clk_inv___lsb 11#define reg_iop_sap_out_rw_bus0___byte1_clk_inv___width 1#define reg_iop_sap_out_rw_bus0___byte1_clk_inv___bit 11#define reg_iop_sap_out_rw_bus0___byte2_clk_sel___lsb 12#define reg_iop_sap_out_rw_bus0___byte2_clk_sel___width 3#define reg_iop_sap_out_rw_bus0___byte2_gated_clk___lsb 15#define reg_iop_sap_out_rw_bus0___byte2_gated_clk___width 2#define reg_iop_sap_out_rw_bus0___byte2_clk_inv___lsb 17#define reg_iop_sap_out_rw_bus0___byte2_clk_inv___width 1#define reg_iop_sap_out_rw_bus0___byte2_clk_inv___bit 17#define reg_iop_sap_out_rw_bus0___byte3_clk_sel___lsb 18#define reg_iop_sap_out_rw_bus0___byte3_clk_sel___width 3#define reg_iop_sap_out_rw_bus0___byte3_gated_clk___lsb 21#define reg_iop_sap_out_rw_bus0___byte3_gated_clk___width 2#define reg_iop_sap_out_rw_bus0___byte3_clk_inv___lsb 23#define reg_iop_sap_out_rw_bus0___byte3_clk_inv___width 1#define reg_iop_sap_out_rw_bus0___byte3_clk_inv___bit 23#define reg_iop_sap_out_rw_bus0_offset 4/* Register rw_bus1, scope iop_sap_out, type rw */#define reg_iop_sap_out_rw_bus1___byte0_clk_sel___lsb 0#define reg_iop_sap_out_rw_bus1___byte0_clk_sel___width 3#define reg_iop_sap_out_rw_bus1___byte0_gated_clk___lsb 3#define reg_iop_sap_out_rw_bus1___byte0_gated_clk___width 2#define reg_iop_sap_out_rw_bus1___byte0_clk_inv___lsb 5#define reg_iop_sap_out_rw_bus1___byte0_clk_inv___width 1#define reg_iop_sap_out_rw_bus1___byte0_clk_inv___bit 5#define reg_iop_sap_out_rw_bus1___byte1_clk_sel___lsb 6#define reg_iop_sap_out_rw_bus1___byte1_clk_sel___width 3#define reg_iop_sap_out_rw_bus1___byte1_gated_clk___lsb 9#define reg_iop_sap_out_rw_bus1___byte1_gated_clk___width 2#define reg_iop_sap_out_rw_bus1___byte1_clk_inv___lsb 11#define reg_iop_sap_out_rw_bus1___byte1_clk_inv___width 1#define reg_iop_sap_out_rw_bus1___byte1_clk_inv___bit 11#define reg_iop_sap_out_rw_bus1___byte2_clk_sel___lsb 12#define reg_iop_sap_out_rw_bus1___byte2_clk_sel___width 3#define reg_iop_sap_out_rw_bus1___byte2_gated_clk___lsb 15#define reg_iop_sap_out_rw_bus1___byte2_gated_clk___width 2#define reg_iop_sap_out_rw_bus1___byte2_clk_inv___lsb 17#define reg_iop_sap_out_rw_bus1___byte2_clk_inv___width 1#define reg_iop_sap_out_rw_bus1___byte2_clk_inv___bit 17#define reg_iop_sap_out_rw_bus1___byte3_clk_sel___lsb 18#define reg_iop_sap_out_rw_bus1___byte3_clk_sel___width 3#define reg_iop_sap_out_rw_bus1___byte3_gated_clk___lsb 21#define reg_iop_sap_out_rw_bus1___byte3_gated_clk___width 2#define reg_iop_sap_out_rw_bus1___byte3_clk_inv___lsb 23#define reg_iop_sap_out_rw_bus1___byte3_clk_inv___width 1#define reg_iop_sap_out_rw_bus1___byte3_clk_inv___bit 23#define reg_iop_sap_out_rw_bus1_offset 8/* Register rw_bus0_lo_oe, scope iop_sap_out, type rw */#define reg_iop_sap_out_rw_bus0_lo_oe___byte0_clk_sel___lsb 0#define reg_iop_sap_out_rw_bus0_lo_oe___byte0_clk_sel___width 3#define reg_iop_sap_out_rw_bus0_lo_oe___byte0_clk_ext___lsb 3#define reg_iop_sap_out_rw_bus0_lo_oe___byte0_clk_ext___width 3#define reg_iop_sap_out_rw_bus0_lo_oe___byte0_gated_clk___lsb 6#define reg_iop_sap_out_rw_bus0_lo_oe___byte0_gated_clk___width 2#define reg_iop_sap_out_rw_bus0_lo_oe___byte0_clk_inv___lsb 8#define reg_iop_sap_out_rw_bus0_lo_oe___byte0_clk_inv___width 1#define reg_iop_sap_out_rw_bus0_lo_oe___byte0_clk_inv___bit 8#define reg_iop_sap_out_rw_bus0_lo_oe___byte0_logic___lsb 9#define reg_iop_sap_out_rw_bus0_lo_oe___byte0_logic___width 2#define reg_iop_sap_out_rw_bus0_lo_oe___byte1_clk_sel___lsb 11#define reg_iop_sap_out_rw_bus0_lo_oe___byte1_clk_sel___width 3#define reg_iop_sap_out_rw_bus0_lo_oe___byte1_clk_ext___lsb 14#define reg_iop_sap_out_rw_bus0_lo_oe___byte1_clk_ext___width 3#define reg_iop_sap_out_rw_bus0_lo_oe___byte1_gated_clk___lsb 17#define reg_iop_sap_out_rw_bus0_lo_oe___byte1_gated_clk___width 2#define reg_iop_sap_out_rw_bus0_lo_oe___byte1_clk_inv___lsb 19#define reg_iop_sap_out_rw_bus0_lo_oe___byte1_clk_inv___width 1#define reg_iop_sap_out_rw_bus0_lo_oe___byte1_clk_inv___bit 19#define reg_iop_sap_out_rw_bus0_lo_oe___byte1_logic___lsb 20#define reg_iop_sap_out_rw_bus0_lo_oe___byte1_logic___width 2#define reg_iop_sap_out_rw_bus0_lo_oe_offset 12/* Register rw_bus0_hi_oe, scope iop_sap_out, type rw */#define reg_iop_sap_out_rw_bus0_hi_oe___byte2_clk_sel___lsb 0#define reg_iop_sap_out_rw_bus0_hi_oe___byte2_clk_sel___width 3#define reg_iop_sap_out_rw_bus0_hi_oe___byte2_clk_ext___lsb 3#define reg_iop_sap_out_rw_bus0_hi_oe___byte2_clk_ext___width 3

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -