📄 uli526x.c
字号:
/* This program is free software; you can redistribute it and/or modify it under the terms of the GNU General Public License as published by the Free Software Foundation; either version 2 of the License, or (at your option) any later version. This program is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more details. */#define DRV_NAME "uli526x"#define DRV_VERSION "0.9.3"#define DRV_RELDATE "2005-7-29"#include <linux/module.h>#include <linux/kernel.h>#include <linux/string.h>#include <linux/timer.h>#include <linux/errno.h>#include <linux/ioport.h>#include <linux/slab.h>#include <linux/interrupt.h>#include <linux/pci.h>#include <linux/init.h>#include <linux/netdevice.h>#include <linux/etherdevice.h>#include <linux/ethtool.h>#include <linux/skbuff.h>#include <linux/delay.h>#include <linux/spinlock.h>#include <linux/dma-mapping.h>#include <asm/processor.h>#include <asm/bitops.h>#include <asm/io.h>#include <asm/dma.h>#include <asm/uaccess.h>/* Board/System/Debug information/definition ---------------- */#define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/#define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/#define ULI526X_IO_SIZE 0x100#define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */#define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */#define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */#define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */#define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)#define TX_BUF_ALLOC 0x600#define RX_ALLOC_SIZE 0x620#define ULI526X_RESET 1#define CR0_DEFAULT 0#define CR6_DEFAULT 0x22200000#define CR7_DEFAULT 0x180c1#define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */#define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */#define MAX_PACKET_SIZE 1514#define ULI5261_MAX_MULTICAST 14#define RX_COPY_SIZE 100#define MAX_CHECK_PACKET 0x8000#define ULI526X_10MHF 0#define ULI526X_100MHF 1#define ULI526X_10MFD 4#define ULI526X_100MFD 5#define ULI526X_AUTO 8#define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */#define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */#define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */#define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */#define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */#define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */#define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */#define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */#define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */#define ULI526X_DBUG(dbug_now, msg, value) if (uli526x_debug || (dbug_now)) printk(KERN_ERR DRV_NAME ": %s %lx\n", (msg), (long) (value))#define SHOW_MEDIA_TYPE(mode) printk(KERN_ERR DRV_NAME ": Change Speed to %sMhz %s duplex\n",mode & 1 ?"100":"10", mode & 4 ? "full":"half");/* CR9 definition: SROM/MII */#define CR9_SROM_READ 0x4800#define CR9_SRCS 0x1#define CR9_SRCLK 0x2#define CR9_CRDOUT 0x8#define SROM_DATA_0 0x0#define SROM_DATA_1 0x4#define PHY_DATA_1 0x20000#define PHY_DATA_0 0x00000#define MDCLKH 0x10000#define PHY_POWER_DOWN 0x800#define SROM_V41_CODE 0x14#define SROM_CLK_WRITE(data, ioaddr) \ outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \ udelay(5); \ outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \ udelay(5); \ outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \ udelay(5);/* Structure/enum declaration ------------------------------- */struct tx_desc { u32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */ char *tx_buf_ptr; /* Data for us */ struct tx_desc *next_tx_desc;} __attribute__(( aligned(32) ));struct rx_desc { u32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */ struct sk_buff *rx_skb_ptr; /* Data for us */ struct rx_desc *next_rx_desc;} __attribute__(( aligned(32) ));struct uli526x_board_info { u32 chip_id; /* Chip vendor/Device ID */ struct net_device *next_dev; /* next device */ struct pci_dev *pdev; /* PCI device */ spinlock_t lock; long ioaddr; /* I/O base address */ u32 cr0_data; u32 cr5_data; u32 cr6_data; u32 cr7_data; u32 cr15_data; /* pointer for memory physical address */ dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */ dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */ dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */ dma_addr_t first_tx_desc_dma; dma_addr_t first_rx_desc_dma; /* descriptor pointer */ unsigned char *buf_pool_ptr; /* Tx buffer pool memory */ unsigned char *buf_pool_start; /* Tx buffer pool align dword */ unsigned char *desc_pool_ptr; /* descriptor pool memory */ struct tx_desc *first_tx_desc; struct tx_desc *tx_insert_ptr; struct tx_desc *tx_remove_ptr; struct rx_desc *first_rx_desc; struct rx_desc *rx_insert_ptr; struct rx_desc *rx_ready_ptr; /* packet come pointer */ unsigned long tx_packet_cnt; /* transmitted packet count */ unsigned long rx_avail_cnt; /* available rx descriptor count */ unsigned long interval_rx_cnt; /* rx packet count a callback time */ u16 dbug_cnt; u16 NIC_capability; /* NIC media capability */ u16 PHY_reg4; /* Saved Phyxcer register 4 value */ u8 media_mode; /* user specify media mode */ u8 op_mode; /* real work media mode */ u8 phy_addr; u8 link_failed; /* Ever link failed */ u8 wait_reset; /* Hardware failed, need to reset */ struct timer_list timer; /* System defined statistic counter */ struct net_device_stats stats; /* Driver defined statistic counter */ unsigned long tx_fifo_underrun; unsigned long tx_loss_carrier; unsigned long tx_no_carrier; unsigned long tx_late_collision; unsigned long tx_excessive_collision; unsigned long tx_jabber_timeout; unsigned long reset_count; unsigned long reset_cr8; unsigned long reset_fatal; unsigned long reset_TXtimeout; /* NIC SROM data */ unsigned char srom[128]; u8 init; };enum uli526x_offsets { DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20, DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48, DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70, DCR15 = 0x78};enum uli526x_CR6_bits { CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80, CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000, CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000};/* Global variable declaration ----------------------------- */static int __devinitdata printed_version;static char version[] __devinitdata = KERN_INFO DRV_NAME ": ULi M5261/M5263 net driver, version " DRV_VERSION " (" DRV_RELDATE ")\n";static int uli526x_debug;static unsigned char uli526x_media_mode = ULI526X_AUTO;static u32 uli526x_cr6_user_set;/* For module input parameter */static int debug;static u32 cr6set;static unsigned char mode = 8;/* function declaration ------------------------------------- */static int uli526x_open(struct net_device *);static int uli526x_start_xmit(struct sk_buff *, struct net_device *);static int uli526x_stop(struct net_device *);static struct net_device_stats * uli526x_get_stats(struct net_device *);static void uli526x_set_filter_mode(struct net_device *);static struct ethtool_ops netdev_ethtool_ops;static u16 read_srom_word(long, int);static irqreturn_t uli526x_interrupt(int, void *, struct pt_regs *);static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);static void allocate_rx_buffer(struct uli526x_board_info *);static void update_cr6(u32, unsigned long);static void send_filter_frame(struct net_device *, int);static u16 phy_read(unsigned long, u8, u8, u32);static u16 phy_readby_cr10(unsigned long, u8, u8);static void phy_write(unsigned long, u8, u8, u16, u32);static void phy_writeby_cr10(unsigned long, u8, u8, u16);static void phy_write_1bit(unsigned long, u32, u32);static u16 phy_read_1bit(unsigned long, u32);static u8 uli526x_sense_speed(struct uli526x_board_info *);static void uli526x_process_mode(struct uli526x_board_info *);static void uli526x_timer(unsigned long);static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);static void uli526x_dynamic_reset(struct net_device *);static void uli526x_free_rxbuffer(struct uli526x_board_info *);static void uli526x_init(struct net_device *);static void uli526x_set_phyxcer(struct uli526x_board_info *);/* ULI526X network board routine ---------------------------- *//* * Search ULI526X board, allocate space and register it */static int __devinit uli526x_init_one (struct pci_dev *pdev, const struct pci_device_id *ent){ struct uli526x_board_info *db; /* board information structure */ struct net_device *dev; int i, err; ULI526X_DBUG(0, "uli526x_init_one()", 0); if (!printed_version++) printk(version); /* Init network device */ dev = alloc_etherdev(sizeof(*db)); if (dev == NULL) return -ENOMEM; SET_MODULE_OWNER(dev); SET_NETDEV_DEV(dev, &pdev->dev); if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) { printk(KERN_WARNING DRV_NAME ": 32-bit PCI DMA not available.\n"); err = -ENODEV; goto err_out_free; } /* Enable Master/IO access, Disable memory access */ err = pci_enable_device(pdev); if (err) goto err_out_free; if (!pci_resource_start(pdev, 0)) { printk(KERN_ERR DRV_NAME ": I/O base is zero\n"); err = -ENODEV; goto err_out_disable; } if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) { printk(KERN_ERR DRV_NAME ": Allocated I/O size too small\n"); err = -ENODEV; goto err_out_disable; } if (pci_request_regions(pdev, DRV_NAME)) { printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n"); err = -ENODEV; goto err_out_disable; } /* Init system & device */ db = netdev_priv(dev); /* Allocate Tx/Rx descriptor memory */ db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr); if(db->desc_pool_ptr == NULL) { err = -ENOMEM; goto err_out_nomem; } db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr); if(db->buf_pool_ptr == NULL) { err = -ENOMEM; goto err_out_nomem; } db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr; db->first_tx_desc_dma = db->desc_pool_dma_ptr; db->buf_pool_start = db->buf_pool_ptr; db->buf_pool_dma_start = db->buf_pool_dma_ptr; db->chip_id = ent->driver_data; db->ioaddr = pci_resource_start(pdev, 0); db->pdev = pdev; db->init = 1; dev->base_addr = db->ioaddr; dev->irq = pdev->irq; pci_set_drvdata(pdev, dev); /* Register some necessary functions */ dev->open = &uli526x_open; dev->hard_start_xmit = &uli526x_start_xmit; dev->stop = &uli526x_stop; dev->get_stats = &uli526x_get_stats; dev->set_multicast_list = &uli526x_set_filter_mode; dev->ethtool_ops = &netdev_ethtool_ops; spin_lock_init(&db->lock); /* read 64 word srom data */ for (i = 0; i < 64; i++) ((u16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr, i)); /* Set Node address */ if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */ { outl(0x10000, db->ioaddr + DCR0); //Diagnosis mode outl(0x1c0, db->ioaddr + DCR13); //Reset dianostic pointer port outl(0, db->ioaddr + DCR14); //Clear reset port outl(0x10, db->ioaddr + DCR14); //Reset ID Table pointer outl(0, db->ioaddr + DCR14); //Clear reset port outl(0, db->ioaddr + DCR13); //Clear CR13 outl(0x1b0, db->ioaddr + DCR13); //Select ID Table access port //Read MAC address from CR14 for (i = 0; i < 6; i++) dev->dev_addr[i] = inl(db->ioaddr + DCR14); //Read end outl(0, db->ioaddr + DCR13); //Clear CR13 outl(0, db->ioaddr + DCR0); //Clear CR0 udelay(10); } else /*Exist SROM*/ { for (i = 0; i < 6; i++) dev->dev_addr[i] = db->srom[20 + i]; } err = register_netdev (dev); if (err) goto err_out_res; printk(KERN_INFO "%s: ULi M%04lx at pci%s,",dev->name,ent->driver_data >> 16,pci_name(pdev)); for (i = 0; i < 6; i++) printk("%c%02x", i ? ':' : ' ', dev->dev_addr[i]); printk(", irq %d.\n", dev->irq); pci_set_master(pdev); return 0;err_out_res: pci_release_regions(pdev);err_out_nomem: if(db->desc_pool_ptr) pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, db->desc_pool_ptr, db->desc_pool_dma_ptr); if(db->buf_pool_ptr != NULL) pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, db->buf_pool_ptr, db->buf_pool_dma_ptr);err_out_disable: pci_disable_device(pdev);err_out_free: pci_set_drvdata(pdev, NULL); free_netdev(dev); return err;}static void __devexit uli526x_remove_one (struct pci_dev *pdev){ struct net_device *dev = pci_get_drvdata(pdev); struct uli526x_board_info *db = netdev_priv(dev); ULI526X_DBUG(0, "uli526x_remove_one()", 0); pci_free_consistent(db->pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, db->desc_pool_ptr, db->desc_pool_dma_ptr); pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, db->buf_pool_ptr, db->buf_pool_dma_ptr); unregister_netdev(dev); pci_release_regions(pdev); free_netdev(dev); /* free board information */ pci_set_drvdata(pdev, NULL); pci_disable_device(pdev); ULI526X_DBUG(0, "uli526x_remove_one() exit", 0);}/* * Open the interface. * The interface is opened whenever "ifconfig" activates it. */static int uli526x_open(struct net_device *dev){ int ret; struct uli526x_board_info *db = netdev_priv(dev); ULI526X_DBUG(0, "uli526x_open", 0);
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -