📄 hal_cache.h
字号:
#ifndef CYGONCE_HAL_CACHE_H#define CYGONCE_HAL_CACHE_H//=============================================================================//// hal_cache.h//// HAL cache control API////=============================================================================//####COPYRIGHTBEGIN####//// -------------------------------------------// The contents of this file are subject to the Red Hat eCos Public License// Version 1.1 (the "License"); you may not use this file except in// compliance with the License. You may obtain a copy of the License at// http://www.redhat.com///// Software distributed under the License is distributed on an "AS IS"// basis, WITHOUT WARRANTY OF ANY KIND, either express or implied. See the// License for the specific language governing rights and limitations under// the License.//// The Original Code is eCos - Embedded Configurable Operating System,// released September 30, 1998.//// The Initial Developer of the Original Code is Red Hat.// Portions created by Red Hat are// Copyright (C) 1998, 1999, 2000 Red Hat, Inc.// All Rights Reserved.// -------------------------------------------////####COPYRIGHTEND####//=============================================================================//#####DESCRIPTIONBEGIN####//// Author(s): gthomas// Contributors:hmt// Travis C. Furrer <furrer@mit.edu>// Date: 2000-05-08// Purpose: Cache control API// Description: The macros defined here provide the HAL APIs for handling// cache control operations.// Usage:// #include <cyg/hal/hal_cache.h>// ...// ////####DESCRIPTIONEND####////=============================================================================#include <cyg/infra/cyg_type.h>#include <cyg/hal/hal_sa11x0.h>#include <cyg/hal/hal_mmu.h>//-----------------------------------------------------------------------------// Cache dimensions#define HAL_ICACHE_SIZE SA11X0_ICACHE_SIZE#define HAL_ICACHE_LINE_SIZE SA11X0_ICACHE_LINESIZE_BYTES#define HAL_ICACHE_WAYS SA11X0_ICACHE_WAYS#define HAL_ICACHE_SETS (HAL_ICACHE_SIZE/(HAL_ICACHE_LINE_SIZE*HAL_ICACHE_WAYS))#define HAL_DCACHE_SIZE SA11X0_DCACHE_SIZE#define HAL_DCACHE_LINE_SIZE SA11X0_DCACHE_LINESIZE_BYTES#define HAL_DCACHE_WAYS SA11X0_DCACHE_WAYS#define HAL_DCACHE_SETS (HAL_DCACHE_SIZE/(HAL_DCACHE_LINE_SIZE*HAL_DCACHE_WAYS))// FIXME: much of the code below should make better use of// the definitions from hal_mmu.h//-----------------------------------------------------------------------------// Global control of Instruction cache// Enable the instruction cache#define HAL_ICACHE_ENABLE() \CYG_MACRO_START \ asm volatile ( \ "mrc p15,0,r1,c1,c0,0;" \ "orr r1,r1,#0x1000;" \ "orr r1,r1,#0x0003;" /* enable ICache (also ensures */ \ /* that MMU and alignment faults */ \ /* are enabled) */ \ "mcr p15,0,r1,c1,c0,0" \ : \ : \ : "r1" /* Clobber list */ \ ); \CYG_MACRO_END// Disable the instruction cache (and invalidate it, required semanitcs)#define HAL_ICACHE_DISABLE() \CYG_MACRO_START \ asm volatile ( \ "mrc p15,0,r1,c1,c0,0;" \ "bic r1,r1,#0x1000;" /* disable ICache (but not MMU, etc) */ \ "mcr p15,0,r1,c1,c0,0;" \ "mcr p15,0,r1,c7,c5,0;" /* flush ICache */ \ "nop;" /* next few instructions may be via cache */ \ "nop;" \ "nop;" \ "nop;" \ "nop;" \ "nop" \ : \ : \ : "r1" /* Clobber list */ \ ); \CYG_MACRO_END// Query the state of the instruction cache#define HAL_ICACHE_IS_ENABLED(_state_) \CYG_MACRO_START \ register cyg_uint32 reg; \ asm volatile ("mrc p15,0,%0,c1,c0,0" \ : "=r"(reg) \ : \ ); \ (_state_) = (0 != (0x1000 & reg)); /* Bit 12 is ICache enable */ \CYG_MACRO_END// Invalidate the entire cache#define HAL_ICACHE_INVALIDATE_ALL() \CYG_MACRO_START \ /* this macro can discard dirty cache lines (N/A for ICache) */ \ asm volatile ( \ "mcr p15,0,r1,c7,c5,0;" /* flush ICache */ \ "mcr p15,0,r1,c8,c5,0;" /* flush ITLB only */ \ "nop;" /* next few instructions may be via cache */ \ "nop;" \ "nop;" \ "nop;" \ "nop;" \ "nop;" \ : \ : \ ); \CYG_MACRO_END// Synchronize the contents of the cache with memory.// (which includes flushing out pending writes)#define HAL_ICACHE_SYNC() \CYG_MACRO_START \ HAL_DCACHE_SYNC(); /* ensure data gets to RAM */ \ HAL_ICACHE_INVALIDATE_ALL(); /* forget all we know */ \CYG_MACRO_END// Set the instruction cache refill burst size//#define HAL_ICACHE_BURST_SIZE(_size_)// This feature is not available on the SA11X0.// Load the contents of the given address range into the instruction cache// and then lock the cache so that it stays there.//#define HAL_ICACHE_LOCK(_base_, _size_)// This feature is not available on the SA11X0.// Undo a previous lock operation//#define HAL_ICACHE_UNLOCK(_base_, _size_)// This feature is not available on the SA11X0.// Unlock entire cache//#define HAL_ICACHE_UNLOCK_ALL()// This feature is not available on the SA11X0.//-----------------------------------------------------------------------------// Instruction cache line control// Invalidate cache lines in the given range without writing to memory.//#define HAL_ICACHE_INVALIDATE( _base_ , _size_ )// This feature is not available on the SA11X0.//-----------------------------------------------------------------------------// Global control of data cache// Enable the data cache#define HAL_DCACHE_ENABLE() \CYG_MACRO_START \
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -