⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 pdc202xx.c

📁 at91rm9200处理器ide接口驱动程序源代码
💻 C
📖 第 1 页 / 共 3 页
字号:
/* *  linux/drivers/ide/pdc202xx.c	Version 0.32	Feb. 27, 2002 * *  Copyright (C) 1998-2000	Andre Hedrick <andre@linux-ide.org> *  May be copied or modified under the terms of the GNU General Public License * *  Promise Ultra66 cards with BIOS v1.11 this *  compiled into the kernel if you have more than one card installed. * *  Promise Ultra100 cards with BIOS v2.01 this *  compiled into the kernel if you have more than one card installed. * *  Promise Ultra100TX2 with BIOS v2.10 & Ultra133TX2 with BIOS v2.20 *  support 8 hard drives on UDMA mode. * *  Linux kernel will misunderstand FastTrak ATA-RAID series as Ultra *  IDE Controller, UNLESS you enable "CONFIG_PDC202XX_FORCE" *  That's you can use FastTrak ATA-RAID controllers as IDE controllers. * *  History : *  05/22/01    v1.20 b1 *           (1) support PDC20268 *           (2) fix cable judge function *  08/22/01    v1.20 b2 *           (1) support ATA-133 PDC20269/75 *           (2) support UDMA Mode 6 *           (3) fix proc report information *           (4) set ATA133 timing *           (5) fix ultra dma bit 14 selectable *           (6) support 32bit LBA *  09/11/01    v1.20 b3  *           (1) fix eighty_ninty_three() *           (2) fix offset address 0x1c~0x1f *  10/30/01    v1.20 b4 *           (1) fix 48bit LBA HOB bit *           (2) force rescan drive under PIO modes if need *  11/02/01    v1.20.0.5 *           (1) could be patched with ext3 filesystem code *  11/06/01    v1.20.0.6 *           (1) fix LBA48 drive running without Promise controllers *           (2) fix LBA48 drive running under PIO modes *  01/28/02    v1.20.0.6 *           (1) release for linux IDE Group kernel 2.4.18 *           (2) add version and controller info to proc *  05/23/02    v1.20.0.7 *           (1) disable PDC20262 running with 48bit *           (2) Add quirk drive lists for PDC20265/67 * *  Copyright (C) 1999-2002 Promise Technology, Inc. *  Author: Frank Tiernan <frankt@promise.com> *          PROMISE pdc202xx IDE Controller driver MAINTAINERS *  Released under terms of General Public License */ #define VERSION	"1.20.0.7"#define VERDATE "2002-05-23"#include <linux/config.h>#include <linux/types.h>#include <linux/kernel.h>#include <linux/delay.h>#include <linux/timer.h>#include <linux/mm.h>#include <linux/ioport.h>#include <linux/blkdev.h>#include <linux/hdreg.h>#include <linux/interrupt.h>#include <linux/pci.h>#include <linux/init.h>#include <linux/ide.h>#include <asm/io.h>#include <asm/irq.h>#include "ide_modes.h"#define PDC202XX_DEBUG_DRIVE_INFO		0#define PDC202XX_DECODE_REGISTER_INFO		0#define DISPLAY_PDC202XX_TIMINGS#ifndef SPLIT_BYTE#define SPLIT_BYTE(B,H,L)	((H)=(B>>4), (L)=(B-((B>>4)<<4)))#endif#if defined(DISPLAY_PDC202XX_TIMINGS) && defined(CONFIG_PROC_FS)#include <linux/stat.h>#include <linux/proc_fs.h>static int pdc202xx_get_info(char *, char **, off_t, int);extern int (*pdc202xx_display_info)(char *, char **, off_t, int); /* ide-proc.c */extern char *ide_media_verbose(ide_drive_t *);static struct pci_dev *bmide_dev;static struct hd_driveid *id[4];static int speed_rate[4];static char * pdc202xx_info (char *buf, struct pci_dev *dev){	char *p = buf;	u32 bibma  = pci_resource_start(dev, 4);	u32 reg60h = 0, reg64h = 0, reg68h = 0, reg6ch = 0;	u16 reg50h = 0;	u16 word88 = 0;	int udmasel[4] = {0,0,0,0}, piosel[4] = {0,0,0,0};	int i = 0, hd = 0;        /*         * at that point bibma+0x2 et bibma+0xa are byte registers         * to investigate:         */	u8 c0	= inb_p((unsigned short)bibma + 0x02);	u8 c1	= inb_p((unsigned short)bibma + 0x0a);	u8 sc11	= inb_p((unsigned short)bibma + 0x11);	u8 sc1a	= inb_p((unsigned short)bibma + 0x1a);	u8 sc1b	= inb_p((unsigned short)bibma + 0x1b);	/* u8 sc1c	= inb_p((unsigned short)bibma + 0x1c); 	u8 sc1d	= inb_p((unsigned short)bibma + 0x1d);	u8 sc1e	= inb_p((unsigned short)bibma + 0x1e);	u8 sc1f	= inb_p((unsigned short)bibma + 0x1f); */	pci_read_config_word(dev, 0x50, &reg50h);	pci_read_config_dword(dev, 0x60, &reg60h);	pci_read_config_dword(dev, 0x64, &reg64h);	pci_read_config_dword(dev, 0x68, &reg68h);	pci_read_config_dword(dev, 0x6c, &reg6ch);	p+=sprintf(p, "\nPROMISE Ultra series driver Ver %s %s Adapter: ", VERSION, VERDATE);	switch(dev->device) {		case PCI_DEVICE_ID_PROMISE_20275:			p += sprintf(p, "MBUltra133\n");			break;		case PCI_DEVICE_ID_PROMISE_20269:			p += sprintf(p, "Ultra133 TX2\n");			break;		case PCI_DEVICE_ID_PROMISE_20268:			p += sprintf(p, "Ultra100 TX2\n");			break;		case PCI_DEVICE_ID_PROMISE_20267:			p += sprintf(p, "Ultra100\n");			break;		case PCI_DEVICE_ID_PROMISE_20265:			p += sprintf(p, "Ultra100 on M/B\n");			break;		case PCI_DEVICE_ID_PROMISE_20262:			p += sprintf(p, "Ultra66\n");			break;		case PCI_DEVICE_ID_PROMISE_20246:			p += sprintf(p, "Ultra33\n");			reg50h |= 0x0c00;			break;		default:			p += sprintf(p, "Ultra Series\n");			break;	}	p += sprintf(p, "--------------- Primary Channel ---------------- Secondary Channel -------------\n");	p += sprintf(p, "                %s                         %s\n",		(c0&0x80)?"disabled":"enabled ",		(c1&0x80)?"disabled":"enabled ");	p += sprintf(p, "66 Clocking     %s                         %s\n",		(sc11&0x02)?"enabled ":"disabled",		(sc11&0x08)?"enabled ":"disabled");	p += sprintf(p, "Mode            %s                           %s\n",		(sc1a & 0x01) ? "MASTER" : "PCI   ",		(sc1b & 0x01) ? "MASTER" : "PCI   ");	p += sprintf(p, "--------------- drive0 --------- drive1 -------- drive0 ---------- drive1 ------\n");	p += sprintf(p, "DMA enabled:    %s              %s             %s               %s\n",		(id[0]!=NULL && (c0&0x20))?"yes":"no ",(id[1]!=NULL && (c0&0x40))?"yes":"no ",		(id[2]!=NULL && (c1&0x20))?"yes":"no ",(id[3]!=NULL && (c1&0x40))?"yes":"no ");	for( hd = 0; hd < 4 ; hd++) {		if (id[hd] == NULL)			continue;		word88 = id[hd]->dma_ultra;		for ( i = 7 ; i >= 0 ; i--)			if (word88 >> (i+8)) {				udmasel[hd] = i;	/* get select UDMA mode */				break;			}		piosel[hd] = (id[hd]->eide_pio_modes >= 0x02) ? 4 : 3;        }	p += sprintf(p, "UDMA Mode:      %d                %d               %d                 %d\n",		udmasel[0], udmasel[1], udmasel[2], udmasel[3]);	p += sprintf(p, "PIO Mode:       %d                %d               %d                 %d\n",		piosel[0], piosel[1], piosel[2], piosel[3]);#if 0	p += sprintf(p, "--------------- Can ATAPI DMA ---------------\n");#endif	return (char *)p;}static int pdc202xx_get_info (char *buffer, char **addr, off_t offset, int count){	char *p = buffer;		p = pdc202xx_info(buffer, bmide_dev);	return p-buffer;	/* => must be less than 4k! */}#endif  /* defined(DISPLAY_PDC202XX_TIMINGS) && defined(CONFIG_PROC_FS) */byte pdc202xx_proc = 0;const char *pdc_quirk_drives[] = {	"QUANTUM FIREBALLlct08 08",	"QUANTUM FIREBALLP KA6.4",	"QUANTUM FIREBALLP KA9.1",	"QUANTUM FIREBALLP LM20.4",	"QUANTUM FIREBALLP KX13.6",	"QUANTUM FIREBALLP KX20.5",	"QUANTUM FIREBALLP KX27.3",	"QUANTUM FIREBALLP LM20.5",	NULL};extern char *ide_xfer_verbose (byte xfer_rate);/* A Register */#define	SYNC_ERRDY_EN	0xC0#define	SYNC_IN		0x80	/* control bit, different for master vs. slave drives */#define	ERRDY_EN	0x40	/* control bit, different for master vs. slave drives */#define	IORDY_EN	0x20	/* PIO: IOREADY */#define	PREFETCH_EN	0x10	/* PIO: PREFETCH */#define	PA3		0x08	/* PIO"A" timing */#define	PA2		0x04	/* PIO"A" timing */#define	PA1		0x02	/* PIO"A" timing */#define	PA0		0x01	/* PIO"A" timing *//* B Register */#define	MB2		0x80	/* DMA"B" timing */#define	MB1		0x40	/* DMA"B" timing */#define	MB0		0x20	/* DMA"B" timing */#define	PB4		0x10	/* PIO_FORCE 1:0 */#define	PB3		0x08	/* PIO"B" timing */	/* PIO flow Control mode */#define	PB2		0x04	/* PIO"B" timing */	/* PIO 4 */#define	PB1		0x02	/* PIO"B" timing */	/* PIO 3 half */#define	PB0		0x01	/* PIO"B" timing */	/* PIO 3 other half *//* C Register */#define	IORDYp_NO_SPEED	0x4F#define	SPEED_DIS	0x0F#define	DMARQp		0x80#define	IORDYp		0x40#define	DMAR_EN		0x20#define	DMAW_EN		0x10#define	MC3		0x08	/* DMA"C" timing */#define	MC2		0x04	/* DMA"C" timing */#define	MC1		0x02	/* DMA"C" timing */#define	MC0		0x01	/* DMA"C" timing */#if PDC202XX_DECODE_REGISTER_INFO#define REG_A		0x01#define REG_B		0x02#define REG_C		0x04#define REG_D		0x08static void decode_registers (byte registers, byte value){	byte	bit = 0, bit1 = 0, bit2 = 0;	switch(registers) {		case REG_A:			bit2 = 0;			printk("A Register ");			if (value & 0x80) printk("SYNC_IN ");			if (value & 0x40) printk("ERRDY_EN ");			if (value & 0x20) printk("IORDY_EN ");			if (value & 0x10) printk("PREFETCH_EN ");			if (value & 0x08) { printk("PA3 ");bit2 |= 0x08; }			if (value & 0x04) { printk("PA2 ");bit2 |= 0x04; }			if (value & 0x02) { printk("PA1 ");bit2 |= 0x02; }			if (value & 0x01) { printk("PA0 ");bit2 |= 0x01; }			printk("PIO(A) = %d ", bit2);			break;		case REG_B:			bit1 = 0;bit2 = 0;			printk("B Register ");			if (value & 0x80) { printk("MB2 ");bit1 |= 0x80; }			if (value & 0x40) { printk("MB1 ");bit1 |= 0x40; }			if (value & 0x20) { printk("MB0 ");bit1 |= 0x20; }			printk("DMA(B) = %d ", bit1 >> 5);			if (value & 0x10) printk("PIO_FORCED/PB4 ");			if (value & 0x08) { printk("PB3 ");bit2 |= 0x08; }			if (value & 0x04) { printk("PB2 ");bit2 |= 0x04; }			if (value & 0x02) { printk("PB1 ");bit2 |= 0x02; }			if (value & 0x01) { printk("PB0 ");bit2 |= 0x01; }			printk("PIO(B) = %d ", bit2);			break;		case REG_C:			bit2 = 0;			printk("C Register ");			if (value & 0x80) printk("DMARQp ");			if (value & 0x40) printk("IORDYp ");			if (value & 0x20) printk("DMAR_EN ");			if (value & 0x10) printk("DMAW_EN ");			if (value & 0x08) { printk("MC3 ");bit2 |= 0x08; }			if (value & 0x04) { printk("MC2 ");bit2 |= 0x04; }			if (value & 0x02) { printk("MC1 ");bit2 |= 0x02; }			if (value & 0x01) { printk("MC0 ");bit2 |= 0x01; }			printk("DMA(C) = %d ", bit2);			break;		case REG_D:			printk("D Register ");			break;		default:			return;	}	printk("\n        %s ", (registers & REG_D) ? "DP" :				(registers & REG_C) ? "CP" :				(registers & REG_B) ? "BP" :				(registers & REG_A) ? "AP" : "ERROR");	for (bit=128;bit>0;bit/=2)		printk("%s", (value & bit) ? "1" : "0");	printk("\n");}#endif /* PDC202XX_DECODE_REGISTER_INFO */static int check_in_drive_lists (ide_drive_t *drive, const char **list){	struct hd_driveid *id = drive->id;	if (pdc_quirk_drives == list) {		while (*list) {			if (strstr(id->model, *list++)) {				return 2;			}		}	} else {		while (*list) {			if (!strcmp(*list++,id->model)) {				return 1;			}		}	}	return 0;}static int pdc202xx_tune_chipset (ide_drive_t *drive, byte speed){	ide_hwif_t *hwif	= HWIF(drive);	struct pci_dev *dev	= hwif->pci_dev;	unsigned int		drive_conf;	int			err = 0, i = 0, j = hwif->channel ? 2 : 0 ;	byte			drive_pci, AP, BP, CP, DP;	byte			TA = 0, TB = 0, TC = 0;	switch (drive->dn) {		case 0: drive_pci = 0x60; break;		case 1: drive_pci = 0x64; break;		case 2: drive_pci = 0x68; break;		case 3: drive_pci = 0x6c; break;		default: return -1;	}	if ((drive->media != ide_disk) && (speed < XFER_SW_DMA_0))	return -1;	pci_read_config_dword(dev, drive_pci, &drive_conf);	pci_read_config_byte(dev, (drive_pci), &AP);	pci_read_config_byte(dev, (drive_pci)|0x01, &BP);	pci_read_config_byte(dev, (drive_pci)|0x02, &CP);	pci_read_config_byte(dev, (drive_pci)|0x03, &DP);#ifdef CONFIG_BLK_DEV_IDEDMA	if (speed >= XFER_SW_DMA_0) {		if ((BP & 0xF0) && (CP & 0x0F)) {			/* clear DMA modes of upper 842 bits of B Register */			/* clear PIO forced mode upper 1 bit of B Register */			pci_write_config_byte(dev, (drive_pci)|0x01, BP & ~0xF0);			pci_read_config_byte(dev, (drive_pci)|0x01, &BP);			/* clear DMA modes of lower 8421 bits of C Register */			pci_write_config_byte(dev, (drive_pci)|0x02, CP & ~0x0F);			pci_read_config_byte(dev, (drive_pci)|0x02, &CP);		}	} else {#else	{#endif /* CONFIG_BLK_DEV_IDEDMA */		if ((AP & 0x0F) || (BP & 0x07)) {			/* clear PIO modes of lower 8421 bits of A Register */			pci_write_config_byte(dev, (drive_pci), AP & ~0x0F);			pci_read_config_byte(dev, (drive_pci), &AP);			/* clear PIO modes of lower 421 bits of B Register */			pci_write_config_byte(dev, (drive_pci)|0x01, BP & ~0x07);			pci_read_config_byte(dev, (drive_pci)|0x01, &BP);

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -