📄 1.rpt
字号:
Project Information e:\yp\cpld\dongli\1.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 05/16/2003 10:07:39
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
1 EPM7128SQC100-10 16 59 0 79 46 61 %
User Pins: 16 59 0
Project Information e:\yp\cpld\dongli\1.rpt
** PROJECT COMPILATION MESSAGES **
Design Doctor Warning: Multi-level logic drives Clock node (ID '|74138:108|Y2N')
Design Doctor Warning: Multi-level logic drives Clock node (ID '|74138:108|Y1N')
Design Doctor Warning: Multi-level logic drives Clock node (ID '|74138:108|Y0N')
Design Doctor Warning: Multi-level logic drives Clock node (ID '|74138:2|Y3N')
Design Doctor Warning: Multi-level logic drives Clock node (ID '|74138:2|Y4N')
Design Doctor Warning: Multi-level logic drives Clock node (ID '|74138:2|Y5N')
Design Doctor Warning: Multi-level logic drives Clock node (ID '|74138:2|Y6N')
Info: Design Doctor issued 7 warning message(s) with FLEX Rules
Project Information e:\yp\cpld\dongli\1.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
1@1 AD_A
1@3 AD_B
1@2 AD_C
1@77 ALE
1@50 A14
1@49 A15
1@4 BEER
1@86 /CS_COM
1@82 /CS_KT
1@81 /CS_SW
1@78 /CS_T
1@37 D0
1@38 D1
1@39 D2
1@42 D3
1@43 D4
1@44 D5
1@46 D6
1@47 D7
1@59 EA0
1@60 EA1
1@62 EA2
1@63 EA3
1@65 EA4
1@66 EA5
1@70 EA6
1@69 EA7
1@52 EA8
1@56 EA9
1@57 EA10
1@55 EA11
1@71 EA12
1@54 EA13
1@74 EA14
1@67 EA15
1@72 EA16
1@73 EA17
1@51 EA18
1@58 EM0
1@7 E1
1@8 E2
1@35 INT_COM
1@87 INT_COMI
1@9 I/O_C0
1@10 I/O_C1
1@33 LED_COM2
1@34 LED_COM3
1@100 PX11
1@99 PX12
1@98 PX13
1@96 PX21
1@95 PX22
1@94 PX23
1@92 RD
1@80 RESET
1@30 RLC0
1@29 RLC1
1@27 RLC2
1@26 RLC3
1@25 RLC4
1@24 RLC5
1@23 RLC6
1@22 RLC7
1@21 RLC8
1@19 RLC9
1@11 RLC10
1@12 RLC11
1@14 RLC12
1@15 RLC13
1@16 RLC14
1@18 RLC15
1@85 SMOG
1@79 T/R
1@83 T/R1
1@91 WR
1@LC96 |74373:3|:12
1@LC106 |74373:3|:13
1@LC108 |74373:3|:14
1@LC111 |74373:3|:15
1@LC122 |74373:17|:12
1@LC124 |74373:17|:13
1@LC98 |74373:17|:14
1@LC100 |74373:17|:15
1@LC76 |74373:17|:16
1@LC52 |74373:17|:17
1@LC74 |74373:17|:18
1@LC119 |74373:17|:19
1@LC116 |74373:18|:12
1@LC127 |74373:18|:13
1@LC112 |74373:18|:14
1@LC103 |74373:18|:15
1@LC71 |74373:18|:16
1@LC68 |74373:18|:17
1@LC66 |74373:18|:18
1@LC114 |74373:18|:19
Project Information e:\yp\cpld\dongli\1.rpt
** FILE HIERARCHY **
|74138:2|
|74138:1|
|74138:108|
|74373:86|
|74373:65|
|74373:47|
|74373:54|
|74373:17|
|74373:3|
|74373:18|
|74373:77|
|7404:130|
|7404:242|
|7404:245|
|7404:244|
|7404:243|
|7404:241|
|7404:240|
|7404:142|
|7404:143|
|7404:151|
|7404:152|
|7404:153|
|7404:154|
|7404:222|
|7404:200|
|7404:199|
|7404:162|
|7404:147|
|7404:148|
|7404:149|
|7408:198|
|7408:195|
|7408:193|
|7408:192|
|7408:163|
Device-Specific Information: e:\yp\cpld\dongli\1.rpt
1
***** Logic for device '1' compiled without errors.
Device: EPM7128SQC100-10
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffff
MultiVolt I/O = OFF
Device-Specific Information: e:\yp\cpld\dongli\1.rpt
1
** ERROR SUMMARY **
Info: Chip '1' in device 'EPM7128SQC100-10' has less than 20% of pins available for future logic changes -- if your project is likely to change, Altera recommends using a larger device
I
N /
V T C / /
C _ S V C C
P P P P P P C C _ S C T S S
X X X G X X X I G G G O C M C / _ _
1 1 1 N 2 2 2 N R W N N N M O O I R K S
1 2 3 D 1 2 3 T D R D D D I M G O 1 T W
------------------------------------------_
/ 100 98 96 94 92 90 88 86 84 82 |_
/ 99 97 95 93 91 89 87 85 83 81 |
AD_A | 1 80 | RESET
AD_C | 2 79 | T/R
AD_B | 3 78 | /CS_T
BEER | 4 77 | ALE
VCCIO | 5 76 | GND
#TDI | 6 75 | #TDO
E1 | 7 74 | EA14
E2 | 8 73 | EA17
I/O_C0 | 9 72 | EA16
I/O_C1 | 10 71 | EA12
RLC10 | 11 70 | EA6
RLC11 | 12 69 | EA7
GND | 13 68 | VCCIO
RLC12 | 14 67 | EA15
RLC13 | 15 66 | EA5
RLC14 | 16 EPM7128SQC100-10 65 | EA4
#TMS | 17 64 | #TCK
RLC15 | 18 63 | EA3
RLC9 | 19 62 | EA2
VCCIO | 20 61 | GND
RLC8 | 21 60 | EA1
RLC7 | 22 59 | EA0
RLC6 | 23 58 | EM0
RLC5 | 24 57 | EA10
RLC4 | 25 56 | EA9
RLC3 | 26 55 | EA11
RLC2 | 27 54 | EA13
GND | 28 53 | VCCIO
RLC1 | 29 52 | EA8
RLC0 | 30 51 | EA18
| 32 34 36 38 40 42 44 46 48 50 _|
\ 31 33 35 37 39 41 43 45 47 49 |
\-------------------------------------------
R R L L I V D D D G V D D D G D D R A A
E E E E N C 0 1 2 N C 3 4 5 N 6 7 E 1 1
S S D D T C D C D S 5 4
E E _ _ _ I I E
R R C C C O N R
V V O O O T V
E E M M M E
D D 2 3 D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: e:\yp\cpld\dongli\1.rpt
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -