📄 eth_top.v
字号:
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR //////// PURPOSE. See the GNU Lesser General Public License for more //////// details. //////// //////// You should have received a copy of the GNU Lesser General //////// Public License along with this source; if not, download it //////// from http://www.opencores.org/lgpl.shtml //////// ////////////////////////////////////////////////////////////////////////////// CVS Revision History//// $Log: eth_cop.v,v $// Revision 1.4 2003/06/13 11:55:37 mohor// Define file in eth_cop.v is changed to eth_defines.v. Some defines were// moved from tb_eth_defines.v to eth_defines.v.//// Revision 1.3 2002/10/10 16:43:59 mohor// Minor $display change.//// Revision 1.2 2002/09/09 12:54:13 mohor// error acknowledge cycle termination added to display.//// Revision 1.1 2002/08/14 17:16:07 mohor// Traffic cop with 2 wishbone master interfaces and 2 wishbona slave// interfaces:// - Host connects to the master interface// - Ethernet master (DMA) connects to the second master interface// - Memory interface connects to the slave interface// - Ethernet slave interface (access to registers and BDs) connects to second// slave interface//////////module eth_cop( // WISHBONE common wb_clk_i, wb_rst_i, // WISHBONE MASTER 1 m1_wb_adr_i, m1_wb_sel_i, m1_wb_we_i, m1_wb_dat_o, m1_wb_dat_i, m1_wb_cyc_i, m1_wb_stb_i, m1_wb_ack_o, m1_wb_err_o, // WISHBONE MASTER 2 m2_wb_adr_i, m2_wb_sel_i, m2_wb_we_i, m2_wb_dat_o, m2_wb_dat_i, m2_wb_cyc_i, m2_wb_stb_i, m2_wb_ack_o, m2_wb_err_o, // WISHBONE slave 1 s1_wb_adr_o, s1_wb_sel_o, s1_wb_we_o, s1_wb_cyc_o, s1_wb_stb_o, s1_wb_ack_i, s1_wb_err_i, s1_wb_dat_i, s1_wb_dat_o, // WISHBONE slave 2 s2_wb_adr_o, s2_wb_sel_o, s2_wb_we_o, s2_wb_cyc_o, s2_wb_stb_o, s2_wb_ack_i, s2_wb_err_i, s2_wb_dat_i, s2_wb_dat_o);parameter Tp=1;// WISHBONE commoninput wb_clk_i, wb_rst_i; // WISHBONE MASTER 1input [31:0] m1_wb_adr_i, m1_wb_dat_i;input [3:0] m1_wb_sel_i;input m1_wb_cyc_i, m1_wb_stb_i, m1_wb_we_i;output [31:0] m1_wb_dat_o;output m1_wb_ack_o, m1_wb_err_o;// WISHBONE MASTER 2input [31:0] m2_wb_adr_i, m2_wb_dat_i;input [3:0] m2_wb_sel_i;input m2_wb_cyc_i, m2_wb_stb_i, m2_wb_we_i;output [31:0] m2_wb_dat_o;output m2_wb_ack_o, m2_wb_err_o;// WISHBONE slave 1input [31:0] s1_wb_dat_i;input s1_wb_ack_i, s1_wb_err_i;output [31:0] s1_wb_adr_o, s1_wb_dat_o;output [3:0] s1_wb_sel_o;output s1_wb_we_o, s1_wb_cyc_o, s1_wb_stb_o; // WISHBONE slave 2input [31:0] s2_wb_dat_i;input s2_wb_ack_i, s2_wb_err_i;output [31:0] s2_wb_adr_o, s2_wb_dat_o;output [3:0] s2_wb_sel_o;output s2_wb_we_o, s2_wb_cyc_o, s2_wb_stb_o;reg m1_in_progress;reg m2_in_progress;reg [31:0] s1_wb_adr_o;reg [3:0] s1_wb_sel_o;reg s1_wb_we_o;reg [31:0] s1_wb_dat_o;reg s1_wb_cyc_o;reg s1_wb_stb_o;reg [31:0] s2_wb_adr_o;reg [3:0] s2_wb_sel_o;reg s2_wb_we_o;reg [31:0] s2_wb_dat_o;reg s2_wb_cyc_o;reg s2_wb_stb_o;reg m1_wb_ack_o;reg [31:0] m1_wb_dat_o;reg m2_wb_ack_o;reg [31:0] m2_wb_dat_o;reg m1_wb_err_o;reg m2_wb_err_o;wire m_wb_access_finished;wire m1_req = m1_wb_cyc_i & m1_wb_stb_i & (`M1_ADDRESSED_S1 | `M1_ADDRESSED_S2);wire m2_req = m2_wb_cyc_i & m2_wb_stb_i & (`M2_ADDRESSED_S1 | `M2_ADDRESSED_S2);always @ (posedge wb_clk_i or posedge wb_rst_i)begin if(wb_rst_i) begin m1_in_progress <=#Tp 0; m2_in_progress <=#Tp 0; s1_wb_adr_o <=#Tp 0; s1_wb_sel_o <=#Tp 0; s1_wb_we_o <=#Tp 0; s1_wb_dat_o <=#Tp 0; s1_wb_cyc_o <=#Tp 0; s1_wb_stb_o <=#Tp 0; s2_wb_adr_o <=#Tp 0; s2_wb_sel_o <=#Tp 0; s2_wb_we_o <=#Tp 0; s2_wb_dat_o <=#Tp 0; s2_wb_cyc_o <=#Tp 0; s2_wb_stb_o <=#Tp 0; end else begin case({m1_in_progress, m2_in_progress, m1_req, m2_req, m_wb_access_finished}) // synopsys_full_case synopsys_paralel_case 5'b00_10_0, 5'b00_11_0 : begin m1_in_progress <=#Tp 1'b1; // idle: m1 or (m1 & m2) want access: m1 -> m if(`M1_ADDRESSED_S1) begin s1_wb_adr_o <=#Tp m1_wb_adr_i; s1_wb_sel_o <=#Tp m1_wb_sel_i; s1_wb_we_o <=#Tp m1_wb_we_i; s1_wb_dat_o <=#Tp m1_wb_dat_i; s1_wb_cyc_o <=#Tp 1'b1; s1_wb_stb_o <=#Tp 1'b1; end else if(`M1_ADDRESSED_S2) begin s2_wb_adr_o <=#Tp m1_wb_adr_i; s2_wb_sel_o <=#Tp m1_wb_sel_i; s2_wb_we_o <=#Tp m1_wb_we_i; s2_wb_dat_o <=#Tp m1_wb_dat_i; s2_wb_cyc_o <=#Tp 1'b1; s2_wb_stb_o <=#Tp 1'b1; end else $display("(%t)(%m)WISHBONE ERROR: Unspecified address space accessed", $time); end 5'b00_01_0 : begin m2_in_progress <=#Tp 1'b1; // idle: m2 wants access: m2 -> m if(`M2_ADDRESSED_S1) begin s1_wb_adr_o <=#Tp m2_wb_adr_i; s1_wb_sel_o <=#Tp m2_wb_sel_i; s1_wb_we_o <=#Tp m2_wb_we_i; s1_wb_dat_o <=#Tp m2_wb_dat_i; s1_wb_cyc_o <=#Tp 1'b1; s1_wb_stb_o <=#Tp 1'b1; end else if(`M2_ADDRESSED_S2) begin s2_wb_adr_o <=#Tp m2_wb_adr_i; s2_wb_sel_o <=#Tp m2_wb_sel_i; s2_wb_we_o <=#Tp m2_wb_we_i; s2_wb_dat_o <=#Tp m2_wb_dat_i; s2_wb_cyc_o <=#Tp 1'b1; s2_wb_stb_o <=#Tp 1'b1; end else $display("(%t)(%m)WISHBONE ERROR: Unspecified address space accessed", $time); end 5'b10_10_1, 5'b10_11_1 : begin m1_in_progress <=#Tp 1'b0; // m1 in progress. Cycle is finished. Send ack or err to m1. if(`M1_ADDRESSED_S1) begin s1_wb_cyc_o <=#Tp 1'b0; s1_wb_stb_o <=#Tp 1'b0; end else if(`M1_ADDRESSED_S2) begin s2_wb_cyc_o <=#Tp 1'b0; s2_wb_stb_o <=#Tp 1'b0; end end 5'b01_01_1, 5'b01_11_1 : begin m2_in_progress <=#Tp 1'b0; // m2 in progress. Cycle is finished. Send ack or err to m2. if(`M2_ADDRESSED_S1) begin s1_wb_cyc_o <=#Tp 1'b0; s1_wb_stb_o <=#Tp 1'b0; end else if(`M2_ADDRESSED_S2) begin s2_wb_cyc_o <=#Tp 1'b0; s2_wb_stb_o <=#Tp 1'b0; end end endcase endend// Generating Ack for master 1always @ (m1_in_progress or m1_wb_adr_i or s1_wb_ack_i or s2_wb_ack_i or s1_wb_dat_i or s2_wb_dat_i or `M1_ADDRESSED_S1 or `M1_ADDRESSED_S2)begin if(m1_in_progress) begin if(`M1_ADDRESSED_S1) begin m1_wb_ack_o <= s1_wb_ack_i; m1_wb_dat_o <= s1_wb_dat_i; end else if(`M1_ADDRESSED_S2) begin m1_wb_ack_o <= s2_wb_ack_i; m1_wb_dat_o <= s2_wb_dat_i; end end else m1_wb_ack_o <= 0;end// Generating Ack for master 2always @ (m2_in_progress or m2_wb_adr_i or s1_wb_ack_i or s2_wb_ack_i or s1_wb_dat_i or s2_wb_dat_i or `M2_ADDRESSED_S1 or `M2_ADDRESSED_S2)begin if(m2_in_progress) begin if(`M2_ADDRESSED_S1) begin m2_wb_ack_o <= s1_wb_ack_i; m2_wb_dat_o <= s1_wb_dat_i; end else if(`M2_ADDRESSED_S2) begin m2_wb_ack_o <= s2_wb_ack_i; m2_wb_dat_o <= s2_wb_dat_i; end end else m2_wb_ack_o <= 0;end// Generating Err for master 1always @ (m1_in_progress or m1_wb_adr_i or s1_wb_err_i or s2_wb_err_i or `M2_ADDRESSED_S1 or `M2_ADDRESSED_S2 or m1_wb_cyc_i or m1_wb_stb_i)begin if(m1_in_progress) begin if(`M1_ADDRESSED_S1) m1_wb_err_o <= s1_wb_err_i; else if(`M1_ADDRESSED_S2) m1_wb_err_o <= s2_wb_err_i; end else if(m1_wb_cyc_i & m1_wb_stb_i & ~`M1_ADDRESSED_S1 & ~`M1_ADDRESSED_S2) m1_wb_err_o <= 1'b1; else m1_wb_err_o <= 1'b0;end// Generating Err for master 2always @ (m2_in_progress or m2_wb_adr_i or s1_wb_err_i or s2_wb_err_i or `M2_ADDRESSED_S1 or `M2_ADDRESSED_S2 or m2_wb_cyc_i or m2_wb_stb_i)begin if(m2_in_progress) begin if(`M2_ADDRESSED_S1) m2_wb_err_o <= s1_wb_err_i; else if(`M2_ADDRESSED_S2) m2_wb_err_o <= s2_wb_err_i; end else if(m2_wb_cyc_i & m2_wb_stb_i & ~`M2_ADDRESSED_S1 & ~`M2_ADDRESSED_S2) m2_wb_err_o <= 1'b1; else m2_wb_err_o <= 1'b0;endassign m_wb_access_finished = m1_wb_ack_o | m1_wb_err_o | m2_wb_ack_o | m2_wb_err_o;
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -